CS5510-ASZR Cirrus Logic Inc, CS5510-ASZR Datasheet - Page 21

no-image

CS5510-ASZR

Manufacturer Part Number
CS5510-ASZR
Description
IC 16-Bit 8-Pin Delta Sigma ADC
Manufacturer
Cirrus Logic Inc
Datasheet

Specifications of CS5510-ASZR

Number Of Bits
16
Sampling Rate (per Second)
326
Data Interface
Serial
Number Of Converters
1
Power Dissipation (max)
1.9mW
Voltage Supply Source
Dual ±
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
8-SOIC (0.200", 5.30mm Width)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
3. PIN DESCRIPTIONS
Control Pins and Serial Data I/O
CS - Chip Select, Pin 4
SDO - Serial Data Output, Pin 8
SCLK - Serial Clock Input, Pin 5
Measurement and Reference Inputs
AIN+, AIN- - Differential Analog Input, Pins 2, 3
VREF - Voltage Reference Input, Pin 1
Power Supply Connections
V+ - Positive Power, Pin 6
V- - Negative Supply, Pin 7
DS337F4
CS is a dual function pin, which determines the state of SDO, as well as the digital logic-low output
level. When CS is low, SDO will be active. When high, the SDO pin will output a high-impedance state.
The logic-low level of SDO will match the active-low voltage on CS.
SDO is the serial data output. It will output a high-impedance state if CS = 1. The logic-low level of SDO
will match the active-low voltage on CS.
SCLK is the serial bit-clock which controls the shifting of data from the ADCs. This input goes through a
Schmitt trigger to allow for slow rise and fall time signals. If held high, the device will enter sleep mode.
In the CS5510/12, this input is also used as a master clock source which determines conversion speeds
and throughput. In the CS5511/13, SCLK is only used to read the conversion data and put the part in
sleep mode.
Differential input pins into the device
Input Voltage which establishes the voltage reference, with respect to V-, for the on-chip modulator
Positive supply voltage
Negative supply voltage
VREF
AIN+
AIN-
CS
1
2
3
4
8
7
6
5
SDO
V-
V+
SCLK
CS5510/11/12/13
21

Related parts for CS5510-ASZR