CS8420-DSZR Cirrus Logic Inc, CS8420-DSZR Datasheet - Page 10

no-image

CS8420-DSZR

Manufacturer Part Number
CS8420-DSZR
Description
IC,Digital Audio Sample Rate Converter,SOP,28PIN
Manufacturer
Cirrus Logic Inc
Datasheets
10
SWITCHING CHARACTERISTICS - CONTROL PORT - SPI™ MODE
Inputs: Logic 0 = 0 V, Logic 1 = VD+; C
CCLK Clock Frequency
CS High Time Between Transmissions
CS Falling to CCLK Edge
CCLK Low Time
CCLK High Time
CDIN to CCLK Rising Setup Time
CCLK Rising to DATA Hold Time
CCLK Falling to CDOUT Stable
Rise Time of CDOUT
Fall Time of CDOUT
Rise Time of CCLK and CDIN
Fall Time of CCLK and CDIN
13. If Fso or Fsi is lower than 46.875 kHz, the maximum CCLK frequency should be less than 128 Fso and
14. Data must be held for sufficient time to bridge the transition time of CCLK.
15. For f
less than 128 Fsi. This is dictated by the timing requirements necessary to access the Channel Status and
User Bit buffer memory. Access to the control register file can be carried out at the full 6 MHz rate. The
minimum allowable input sample rate is 8 kHz, so choosing CCLK to be less than or equal to 1.024 MHz
should be safe for all possible conditions.
sck
< 1 MHz.
CDOUT
Parameter
CDIN
CCLK
CS
t css
t r2
L
= 20 pF.
Figure 3. SPI Mode Timing
t dsu
t scl
t f2
(Note 13)
(Note 14)
(Note 15)
(Note 15)
t sch
t dh
Symbol
t pd
f
t
t
t
t
t
t
t
csh
sch
dsu
t
t
sck
css
t
t
scl
dh
pd
r1
f1
r2
f2
Min
1.0
20
66
66
40
18
0
-
-
-
-
-
t csh
Typ
-
-
-
-
-
-
-
-
-
-
-
-
Max
100
100
6.0
45
25
25
-
-
-
-
-
-
CS8420
DS245F4
Units
MHz
μs
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for CS8420-DSZR