CY7C63803-SXCT Cypress Semiconductor Corp, CY7C63803-SXCT Datasheet - Page 37

no-image

CY7C63803-SXCT

Manufacturer Part Number
CY7C63803-SXCT
Description
CY7C63803-SXCT
Manufacturer
Cypress Semiconductor Corp
Series
CY7Cr
Datasheet

Specifications of CY7C63803-SXCT

Controller Type
USB Peripheral Controller
Interface
PS2, USB
Voltage - Supply
4 V ~ 5.5 V
Current - Supply
40mA
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
16-SOIC (3.9mm Width)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
770-1001 - ISP 4PORT CYPRESS ENCORE II MCUCY4623 - KIT MOUSE REFERENCE DESIGN428-1774 - EXTENSION KIT FOR ENCORE II428-1773 - KIT DEVELOPMENT ENCORE II
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C63803-SXCT
Manufacturer:
CYPRESS
Quantity:
20 000
Table 14-1. P0.0/CLKIN Configuration (P00CR) [0x05] [R/W]
Table 14-2. P0.1/CLKOUT Configuration (P01CR) [0x06] R/W]
Document 38-08035 Rev. *N
This pin is shared between the P0.0 GPIO use and the CLKIN pin for an external clock. When the external clock input is enabled
(Bit[0] in register CPUCLKCR Table 10-3 on page 23) the settings of this register are ignored.
The use of the pin as the P0.0 GPIO is available in all the enCoRe II parts.
This pin is shared between the P0.1 GPIO use and the CLKOUT pin. When CLK output is set, the internally selected clock is
sent out onto P0.1CLKOUT pin.
The use of the pin as the P0.1 GPIO is available in all the enCoRe II parts.
Bit 7: CLK Output
0 = The clock output is disabled.
1 = The clock selected by the CLK Select field (Bit [1:0] of the CLKIOCR Register
Read/Write
Read/Write
Default
Default
Field
Field
Bit #
Bit #
Pull-Up Enable
TTL Threshold
Output Enable
Open Drain
3.3V Drive
High Sink
Port Data
Data In
CLK Output
Reserved
R/W
7
0
7
0
Int Enable
Int Enable
R/W
R/W
6
0
6
0
Int Act Low
Int Act Low
Figure 14-1. Block Diagram of a GPIO
R/W
R/W
5
0
5
0
TTL Thresh
TTL Thresh
VREG
VREG GND
R/W
R/W
4
0
4
0
Reserved
Reserved
3
0
3
0
(Table 10-1 on page
VREG
V
V
Open Drain
Open Drain
CC
CC
R/W
R/W
CY7C63310, CY7C638xx
2
0
2
0
GND
R
UP
Pull-up Enable
Pull-up Enable
27) is driven out to the pin.
R/W
R/W
1
0
1
0
GPIO
V
PIN
CC
Output Enable
Output Enable
Data Out
Page 37 of 86
R/W
R/W
0
0
0
0
[+] Feedback

Related parts for CY7C63803-SXCT