CS8415A-IZZR Cirrus Logic Inc, CS8415A-IZZR Datasheet - Page 26

no-image

CS8415A-IZZR

Manufacturer Part Number
CS8415A-IZZR
Description
Audio DSPs 96 kHz Digital Audio Intrfc Receiver
Manufacturer
Cirrus Logic Inc
Datasheet

Specifications of CS8415A-IZZR

Lead Free Status / RoHS Status
Lead free / RoHS Compliant
26
8.12
7
0
ORIG - SCMS generation indicator, decoded from the category code and the L bit.
0 - Received data is 1st generation or higher
1 - Received data is original
Note:
Receiver Error (10h) (Read Only)
This register contains the AES3 receiver and PLL status bits. Unmasked bits will go high on occurrence of
the error, and will stay high until the register is read. Reading the register resets all bits to 0, unless the error
source is still true. Bits that are masked off in the receiver error mask register will always be 0 in this register.
This register defaults to 00h.
QCRC - Q-subcode data CRC error indicator. Updated on Q-subcode block boundaries
0 - No error
1 - Error
CCRC - Channel Status Block Cyclic Redundancy Check bit. Updated on CS block boundaries, valid in Pro
mode
0 - No error
1 - Error
UNLOCK - PLL lock status bit. Updated on CS block boundaries.
0 - PLL locked
1 - PLL out of lock
V - Received AES3 Validity bit status. Updated on sub-frame boundaries.
0 - Data is valid and is normally linear coded PCM audio
1 - Data is invalid, or may be valid compressed audio
CONF - Confidence bit. Updated on sub-frame boundaries.
0 - No error
1 - Confidence error. This is the logical OR of BIP and UNLOCK.
BIP - Bi-phase error bit. Updated on sub-frame boundaries.
0 - No error
1 - Bi-phase error. This indicates an error in the received bi-phase coding.
PAR - Parity bit. Updated on sub-frame boundaries.
0 - No error
1 - Parity error
COPY and ORIG will both be set to 1 if the incoming data is flagged as professional, or if the re-
ceiver is not in use.
QCRC
6
CCRC
5
UNLOCK
4
3
V
CONF
2
BIP
1
CS8415A
DS470F4
PAR
0

Related parts for CS8415A-IZZR