CS61584A-IL3 Cirrus Logic Inc, CS61584A-IL3 Datasheet - Page 33

no-image

CS61584A-IL3

Manufacturer Part Number
CS61584A-IL3
Description
Network Controller & Processor ICs IC 3.3V/5V Dul T1/E1 Line Intrfc Unit
Manufacturer
Cirrus Logic Inc
Datasheet

Specifications of CS61584A-IL3

Product
Framer
Number Of Transceivers
2
Data Rate
2.048 Mbps
Supply Voltage (max)
3.465 V, 5.25 V
Supply Voltage (min)
3.135 V, 4.75 V
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Package / Case
PLCC-68
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Bypass Register: The Bypass register consists of a
single bit, and provides a serial path between J-TDI
and J-TDO, bypassing the BSR. This allows by-
passing specific devices during certain board-level
tests. This also reduces test access times by reduc-
ing the total number of shifts required from J-TDI
to J-TDO.
10.2 JTAG Instructions and Instruction
The instruction register (2 bits) allows the instruc-
tion to be shifted into the JTAG circuit. The in-
struction selects the test to be performed or the data
register to be accessed or both. The valid instruc-
tions are shifted in LSB first and are listed in
Table 12:
EXTEST Instruction: The EXTEST instruction al-
lows testing of off-chip circuitry and board-level
interconnect. EXTEST connects the BSR to the J-
TDI and J-TDO pins. The normal path between the
CS61584A logic and I/O pins is broken. The sig-
nals on the output pins are loaded from the BSR
and the signals on the input pins are loaded into the
BSR.
DS261PP5
DS261F1
MSB
31 28 27
0 0 0 0 0 1 1 0 0 1 1 0 1 1 1 0 0 0 0 1 0 0 0 0 1 1 0 0 1 0 0 1
31-28
27-14
13-12
11-1
0
4 bits
BIT #(s)
IR CODE
Register (IR)
Table 11. Device Identification Register
00
01
10
11
Version Number
Part Number
Derivative Code
Manufacturer Number
Constant Logic ‘1’
16 bits
EXTEST
SAMPLE/PRELOAD
IDCODE
BYPASS
Table 12.
Function
INSTRUCTION
12 11
11 bits
Total Bits
14
11
4
2
1
DS261PP5
LSB
1 0
SAMPLE/PRELOAD Instruction: The SAM-
PLE/PRELOAD instructions allows scanning of
the boundary-scan register without interfering with
the operation of the CS61584A. This instruction
connects the BSR to the J-TDI and J-TDO pins.
The normal path between the CS61584A logic and
its I/O pins is maintained. The signals on the I/O
pins are loaded into the BSR. Additionally, this in-
struction can be used to latch values into the digital
output pins.
IDCODE Instruction: The IDCODE instruction
connects the device identification register to the J-
TDO pin. The IDCODE instruction is forced into
the instruction register during the Test-Logic-Reset
controller state.The default instruction is IDCODE
after a device reset.
BYPASS Instruction: The BYPASS instruction
connects the minimum length bypass register be-
tween the J-TDI and J-TDO pins and allows data to
be shifted in the Shift-DR controller state.
10.3 JTAG TAP Controller
Figure 24 shows the state diagram for the TAP state
machine. A description of each state follows. Note
that the figure contains two main branches to ac-
cess either the data or instruction registers. The val-
ue shown next to each state transition in this figure
is the value present at J-TMS at each rising edge of
J-TCK.
10.4 Test-Logic-Reset State
In this state, the test logic is disabled to continue
normal operation of the device. During initializa-
tion, the CS61584A initializes the instruction reg-
ister with the IDCODE instruction.
Regardless of the original state of the controller,
the controller enters the Test-Logic-Reset state
when the J-TMS input is held high for at least five
rising edges of J-TCK. The controller remains in
this state while J-TMS is high. The CS61584A pro-
cessor automatically enters this state at power-up.
CS61584A
CS61584A
33
33

Related parts for CS61584A-IL3