SCC2692AC1N40 NXP Semiconductors, SCC2692AC1N40 Datasheet - Page 17

UART 2-CH 5V 40-Pin PDIP Tube

SCC2692AC1N40

Manufacturer Part Number
SCC2692AC1N40
Description
UART 2-CH 5V 40-Pin PDIP Tube
Manufacturer
NXP Semiconductors
Datasheet

Specifications of SCC2692AC1N40

Package
40PDIP
Number Of Channels Per Chip
2
Maximum Data Rate
0.1152 MBd
Transmitter And Receiver Fifo Counter
No
Operating Supply Voltage
5 V
Minimum Single Supply Voltage
4.5 V
Maximum Processing Temperature
260 °C
Maximum Supply Current
10 mA
No. Of Channels
2
Supply Voltage Range
4.5V To 5.5V
Operating Temperature Range
0°C To +70°C
Digital Ic Case Style
DIP
No. Of Pins
40
Termination Type
SMD
Ic Generic Number
2692
Data Rate
1Mbps
Uart Features
Parity, Framing & Overrun Detection, False Start Bit Detection, Line Break Detection & Generation
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SCC2692AC1N40
Manufacturer:
NXP
Quantity:
210
Part Number:
SCC2692AC1N40
Manufacturer:
NXP
Quantity:
1 003
Part Number:
SCC2692AC1N40
Manufacturer:
PHILIPS/飞利浦
Quantity:
20 000
Part Number:
SCC2692AC1N40,602
Manufacturer:
Exar
Quantity:
46
Philips Semiconductors
OPCR – Output Port Configuration Register
OPCR[7] – OP7 Output Select
This bit programs the OP7 output to provide one of the following:
0 The complement of OPR[7].
1 The Channel B transmitter interrupt output which is the
OPCR[6] – OP6 Output Select
This bit programs the OP6 output to provide one of the following:
0 The complement of OPR[6].
1 The Channel A transmitter interrupt output which is the
OPCR[5] – OP5 Output Select
This bit programs the OP5 output to provide one of the following:
0 The complement of OPR[5].
1 The Channel B transmitter interrupt output which is the
OPCR[4] – OP4 Output Select
This field programs the OP4 output to provide one of the following:
0 The complement of OPR[4].
1 The Channel A receiver interrupt output which is the complement
OPCR[3:2] – OP3 Output Select
This bit programs the OP3 output to provide one of the following:
00 The complement of OPR[3].
01 The counter/timer output, in which case OP3 acts as an
10 The 1X clock for the Channel B transmitter, which is the clock
11 The 1X clock for the Channel B receiver, which is the clock that
OPCR[1:0] – OP2 Output Select
This field programs the OP2 output to provide one of the following:
00 The complement of OPR[2].
01 The 16X clock for the Channel A transmitter. This is the clock
1998 Sep 04
Dual asynchronous receiver/transmitter (DUART)
complement of TxRDYB. When in this mode OP7 acts as an
open- drain output. Note that this output is not masked by the
contents of the IMR.
complement of TxRDYA. When in this mode OP6 acts as an
open- drain output. Note that this output is not masked by the
contents of the IMR.
complement of ISR[5]. When in this mode OP5 acts as an
open-drain output. Note that this output is not masked by the
contents of the IMR.
of ISR[1]. When in this mode OP4 acts as an open-drain output.
Note that this output is not masked by the contents of the IMR.
open-drain output. In the timer mode, this output is a square
wave at the programmed frequency. In the counter mode, the
output remains High until terminal count is reached, at which
time it goes Low. The output returns to the High state when the
counter is stopped by a stop counter command. Note that this
output is not masked by the contents of the IMR.
that shifts the transmitted data. If data is not being transmitted, a
free running 1X clock is output.
samples the received data. If data is not being received, a free
running 1X clock is output.
selected by CSRA[3:0], and will be a 1X clock if CSRA[3:0] =
1111.
17
10 The 1X clock for the Channel A transmitter, which is the clock
11 The 1X clock for the Channel A receiver, which is the clock that
ACR – Auxiliary Control Register
ACR[7] – Baud Rate Generator Set Select
This bit selects one of two sets of baud rates to be generated by the
BRG:
Set 1:
Set 2:
Table 4. Bit Rate Generator Characteristics
Crystal or Clock = 3.6864MHz
The selected set of rates is available for use by the Channel A and
B receivers and transmitters as described in CSRA and CSRB.
Baud rate generator characteristics are given in Table 4.
ACR[6:4] – Counter/Timer Mode And Clock Source Select
This field selects the operating mode of the counter/timer and its
clock source as shown in Table 5.
ACR[3:0] – IP3, IP2, IP1, IP0 Change-of-State Interrupt Enable
This field selects which bits of the input port change register (IPCR)
cause the input change bit in the interrupt status register (ISR[7]) to
be set. If a bit is in the ‘on’ state the setting of the corresponding bit
in the IPCR will also result in the setting of ISR[7], which results in
the generation of an interrupt output if IMR[7] = 1. If a bit is in the
‘off’ state, the setting of that bit in the IPCR has no effect on ISR[7].
NOTE: Duty cycle of 16X clock is 50% 1%.
BAUD RATE
that shifts the transmitted data. If data is not being transmitted, a
free running 1X clock is output.
samples the received data. If data is not being received, a free
running 1X clock is output.
115.2K
14.4K
19.2K
28.8K
38.4K
57.6K
134.5
1050
1200
1800
2000
2400
4800
7200
9600
150
200
300
600
110
50
75
50, 110, 134.5, 200, 300, 600, 1.05K, 1.2K, 2.4K, 4.8K,
7.2K, 9.6K, and 38.4K baud.
75, 110, 134.5, 150, 300, 600, 1.2K, 1.8K, 2.0K, 2.4K,
4.8K, 9.6K, and 19.2K baud.
ACTUAL 16X CLOCK (kHz)
1,843.2
16.756
32.056
1.759
2.153
153.6
230.4
307.2
460.8
614.4
921.2
115.2
19.2
28.8
38.4
76.8
0.8
1.2
2.4
3.2
4.8
9.6
Product specification
SCC2692
ERROR (%)
-0.069
-0.260
0.059
0.175
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0

Related parts for SCC2692AC1N40