DP83848IVV/HALF National Semiconductor, DP83848IVV/HALF Datasheet - Page 68

no-image

DP83848IVV/HALF

Manufacturer Part Number
DP83848IVV/HALF
Description
Manufacturer
National Semiconductor
Datasheet

Specifications of DP83848IVV/HALF

Lead Free Status / RoHS Status
Compliant
www.national.com
8.2.7 100BASE-TX Transmit Packet Deassertion Timing
Note: Deassertion is determined by measuring the time from the first rising edge of TX_CLK occurring after the deasser-
tion of TX_EN to the first bit of the “T” code group as output from the PMD Output Pair. 1 bit time = 10 ns in 100 Mb/s mode.
T2.7.1
Parameter
PMD Output Pair
TX_CLK to PMD Output Pair
Deassertion
TX_CLK
TX_EN
TXD
Description
DATA
DATA
100 Mb/s Normal mode
T2.7.1
68
Notes
(T/R)
(T/R)
IDLE
IDLE
Min
Typ
6
Max
Units
bits

Related parts for DP83848IVV/HALF