SI3206-B-GQ Silicon Laboratories Inc, SI3206-B-GQ Datasheet - Page 55

no-image

SI3206-B-GQ

Manufacturer Part Number
SI3206-B-GQ
Description
IC PROSLIC LINE FEED 125V 48TQFP
Manufacturer
Silicon Laboratories Inc
Series
ProSLIC®r
Datasheets

Specifications of SI3206-B-GQ

On-hook Transmission
Yes
Polarity Reversal
Yes
On-chip Ring Relay Driver
Yes
Longitudinal Balanced
63
Operating Supply Voltage (typ)
3.3V
Operating Temp Range
-40C to 85C
Package Type
TQFP
Loop Current Limit
45mA
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Function
Subscriber Line Interface Concept (SLIC)
Interface
GCI, PCM, SPI
Number Of Circuits
4
Voltage - Supply
3.3V
Current - Supply
*
Power (watts)
*
Operating Temperature
*
Mounting Type
Surface Mount
Package / Case
48-TQFP Exposed Pad
Includes
*
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SI3206-B-GQ
Manufacturer:
SILICON
Quantity:
240
Part Number:
SI3206-B-GQ
Manufacturer:
Silicon Laboratories Inc
Quantity:
10 000
Part Number:
SI3206-B-GQ
Manufacturer:
SILICON LABS/芯科
Quantity:
20 000
Figures 29 and 30 illustrate WRITE and READ operations to registers via an 8-bit SPI controller. These operations
are each performed as a 3-byte transfer. CS is asserted between each byte. It is necessary for CS to be asserted
before the first falling edge of SCLK after the DATA byte to indicate to the state machine that only one byte should
be transferred. The state of SDI is a “don’t care” during the DATA byte of a read operation.
Figures 31 and 32 illustrate WRITE and READ operation to registers via a 16-bit SPI controller. These operations
require a 4-byte transfer arranged as two 16-bit words. The absence of CS going high after the eighth bit of data
indicates to the SPI state machine that eight more SCLK pulses will follow to complete the operation. In the case of
a WRITE operation, the last eight bits are ignored. In the case of a read operation, the 8-bit data value is repeated
so that the data can be captured during the last half of a data transfer if so desired by the controller.
During register accesses, the CONTROL, ADDRESS, and DATA are captured in the SPI module. At the completion
of the ADDRESS byte of a READ access, the contents of the addressed register are moved into the data register in
the SPI. At the completion of the DATA byte of a WRITE access, the data is transferred from the SPI to the
addressed register location.
CS
SCLK
SDI
SDO
CS
SCLK
SDI
SDO
CS
SCLK
SDI
SDO
CONTROL
Figure 30. Register Read Operation via an 8-Bit SPI Port
Figure 31. Register Write Operation via a 16-Bit SPI Port
Figure 32. Register Read Operation via a 16-Bit SPI Port
CONTROL
CONTROL
ADDRESS
ADDRESS
Preliminary Rev. 0.96
ADDRESS
Data [7:0]
X X X X X X X X
Data [7:0]
Same byte repeated twice.
X X X X X X X X
X X X X X X X X
Data [7:0]
X X X X X X X X
Data [7:0]
Si3232
Hi - Z
55

Related parts for SI3206-B-GQ