LH7A404N0F000B1A,5 NXP Semiconductors, LH7A404N0F000B1A,5 Datasheet - Page 42

no-image

LH7A404N0F000B1A,5

Manufacturer Part Number
LH7A404N0F000B1A,5
Description
Manufacturer
NXP Semiconductors
Datasheet

Specifications of LH7A404N0F000B1A,5

Operating Temperature (min)
-40C
Operating Temperature (max)
85C
Processing Unit
Microprocessor
Operating Supply Voltage (min)
1.71V
Operating Supply Voltage (typ)
1.8V
Operating Supply Voltage (max)
1.89V
Package Type
LFBGA
Pin Count
324
Mounting
Surface Mount
Rad Hardened
No
Lead Free Status / RoHS Status
Compliant
LH7A404
TIMING FOR nWAIT SIGNALLING
Wait States, the SMC also can use nWAIT signalling to
extend transactions. When the nWAIT input is asserted,
the current transaction is held in suspense until nWAIT
NOTES:
1. The timing relationship is specified as a cycle-based timing.
2. The Bank Configuration Register (BCRx:WST1) must have Read
3. The number of HCLK periods that nWAIT lags assertion of nCSx
42
tDA_nCS(x)_nWAIT
tDD_nWAIT_nCS(x)
tDD_nWAIT_nOE
tA_nWAIT
NOTES:
SQ: nWAIT Sampled and Queued
SI: nWAIT Sampled and Ignored
In addition to being able to program the number of
Variations caused by clock jitter, power rail noise, and I/O cond-
tioning will cause these timings to vary nominally. It is recom-
mended that designers add a small margin to avoid possible
corner-case conditions.
Wait States set to a minimum of 2.
must be added to the minimum value for BCRx:WST1. For exam-
ple, if nWAIT lags nCSx by 3 HCLK periods, the minimum setting
of BCRx:WST1 is 2 + 3, or a total of 5 as the minimum value for
BCRx:WST1.
nCS(x)
nWAIT
HCLK
Transaction
Sequence
nOE
PARAMETER
Figure 12. nWAIT Read Sequence (BCRx:WST1 = 2); Minimum Wait State Example
tDA_nCS(x)_nWAIT
WSD-2
DELAY
Delay from nCS(x) assertion to nWAIT assertion
Delay from nWAIT deassertion to nCS(x) deassertion
Delay from nWAIT deassertion to nOE deassertion
Assertion time of nWAIT
SQ-4
WSD-1
DELAY
SQ-3
WSD-0
DELAY
tA_nWAIT
SQ-2
DELAY
nWAIT
SQ-4
DESCRIPTION
NXP Semiconductors
SQ-1
DELAY
nWAIT
SQ-3
SQ-0
is released, allowing slow memory or memory-mapped
peripherals time to complete the action.
timing using different WST register settings and
circumstances.
4. No nWAIT delay cycles are added for any nWAIT assertions that
5. Once the WSD-2 delay begins, one HCLK cycle is added to the
6. Once nWAIT is sampled HIGH (de-asserted), the current memory
7. Since static and dynamic memory cannot be accessed at the
DELAY
nWAIT
SQ-2
Figure 12 through Figure 17 illustrate nWAIT
occur prior to the beginning of the WSD-2 delay. These nWAIT
assertions are ignored.
transaction each time nWAIT is sampled and queued (SQ-x). The
nWAIT cycles begin being added after the Wait State Countdown
reaches WSD-0.
transaction is queued to complete.
same time, prolonged extension of an SMC transaction by either
Wait States or nWAIT delays can cause refresh failure for the
SDRAM, and may cause SDRAM data loss.
DELAY
nWAIT
tDD_nWAIT_nCS(x)
SQ-1
tDD_nWAIT_nOE
DELAY
nWAIT
SQ-0
MIN.
CYCLE
END
0
2
32-Bit System-on-Chip
MAX.
29
4
4
Product data sheet
HCLK periods
HCLK periods
HCLK periods
HCLK periods
UNIT
LH7A404-203
1

Related parts for LH7A404N0F000B1A,5