TP3067WM National Semiconductor, TP3067WM Datasheet - Page 7

no-image

TP3067WM

Manufacturer Part Number
TP3067WM
Description
Manufacturer
National Semiconductor
Type
PCMr
Datasheet

Specifications of TP3067WM

Number Of Channels
1
Gain Control
Adjustable
Number Of Adc's
1
Number Of Dac's
1
Package Type
SOIC W
Interface Type
Serial
Operating Supply Voltage (typ)
±5V
Number Of Adc Inputs
1
Number Of Dac Outputs
1
Operating Supply Voltage (max)
±5.25V
Operating Supply Voltage (min)
±4.75V
Pin Count
20
Mounting
Surface Mount
Lead Free Status / RoHS Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TP3067WM
Manufacturer:
NSC
Quantity:
4 500
Part Number:
TP3067WM
Manufacturer:
NS
Quantity:
5
Part Number:
TP3067WM
Manufacturer:
NS
Quantity:
2 505
Part Number:
TP3067WM
Manufacturer:
NS/国半
Quantity:
20 000
Part Number:
TP3067WMPB
Manufacturer:
TI/德州仪器
Quantity:
20 000
Part Number:
TP3067WMX
Manufacturer:
NS/国半
Quantity:
20 000
Part Number:
TP3067WMX/NOPB
Manufacturer:
NEC
Quantity:
672
Symbol
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
RM
FM
PB
RB
FB
WMH
WML
SBFM
SFFM
WBH
WBL
HBFL
HBFS
SFB
DBD
DBTS
DZC
DZF
SDB
HBD
SF
HF
HBFI
WFL
Timing Specifications
Unless otherwise noted limits printed in BOLD characters are guaranteed for V
0 C to 70 C by correlation with 100% electrical testing at T
production tests and or product design and characterization All signals are referenced to GNDA Typicals specified at V
a
See Definitions and Timing Conventions section for test methods information
1 t
5 0V V
PM
BB
Frequency of Master Clock
Rise Time of Master Clock
Fall Time of Master Clock
Period Bit of Clock
Rise Time of Bit Clock
Fall Time of Bit Clock
Width of Master Clock High
Width of Master Clock Low
Set-Up Time from BCLK
to MCLK
Set-Up Time from FS
to MCLK
Width of Bit Clock High
Width of Bit Clock Low
Holding Time from Bit Clock
Low to Frame Sync
Holding Time from Bit Clock
High to Frame Sync
Set-Up Time for Frame Sync
to Bit Clock Low
Delay Time from BCLK
to Data Valid
Delay Time to TS
Delay Time from BCLK
Data Output Disabled
Delay Time to Valid Data from
FS
Comes Later
Set-Up Time from D
BCLK
Hold Time from BCLK
D
Set-Up Time from FS
BCLK
Hold Time from BCLK
to FS
Hold Time from 3rd Period of
Bit Clock Low to Frame Sync
(FS
Minimum Width of the Frame
Sync Pulse (Low Level)
R
e b
X
Invalid
X
or BCLK
X R
or FS
R X
X R
5 0V T
X
X
Low
Low
Low
Falling Edge
Falling Edge
Parameter
R
)
X
A
Whichever
e
X
Low
25 C All timing parameters are measured at V
R
X
X R
Valid to
R X
X R
X
X
High
X
High
Low to
to
High
Low to
Low
MCLK
MCLK
MCLK
BCLK
BCLK
MCLK
MCLK
Long Frame Only
Long Frame Only
Short Frame Only
Long Frame Only
Load
Load
C
Short Frame Sync Pulse (1 Bit Clock
Period Long)
Short Frame Sync Pulse (1 Bit Clock
Period Long)
Long Frame Sync Pulse (from 3 to 8 Bit
Clock Periods Long)
64k Bit s Operating Mode
L
e
0 pF to 150 pF
e
e
X
X
X
X
X
X
X
150 pF plus 2 LSTTL Loads
150 pF plus 2 LSTTL Loads
and BCLK
and BCLK
and MCLK
and MCLK
and MCLK
and MCLK
and MCLK
A
Conditions
7
e
R
R
R
R
R
R
R
25 C All other limits are assured by correlation with other
OH
CC
e
e a
2 0V and V
5 0V
160
160
100
100
160
160
100
100
160
Min
485
80
50
50
50
50
20
g
0
0
0
5% V
OL
e
2 048
BB
1 536
1 544
488
Typ
0 7V
e b
5 0V
15725
Max
180
140
165
165
50
50
50
50
g
5% T
CC
Units
A
MHz
MHz
MHz
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
e
e

Related parts for TP3067WM