ADF4117BRU Analog Devices Inc, ADF4117BRU Datasheet - Page 13

no-image

ADF4117BRU

Manufacturer Part Number
ADF4117BRU
Description
IC PLL FREQ SYNTHESIZER 16-TSSOP
Manufacturer
Analog Devices Inc
Type
Clock/Frequency Synthesizer (RF)r
Datasheet

Specifications of ADF4117BRU

Rohs Status
RoHS non-compliant
Pll
Yes
Input
CMOS
Output
Clock
Number Of Circuits
1
Ratio - Input:output
2:1
Differential - Input:output
Yes/No
Frequency - Max
1.2GHz
Divider/multiplier
Yes/No
Voltage - Supply
2.7 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
16-TSSOP
Frequency-max
1.2GHz

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADF4117BRUZ
Manufacturer:
LS
Quantity:
6 218
Part Number:
ADF4117BRUZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
ADF4117BRUZ-RL
Manufacturer:
ADI/亚德诺
Quantity:
20 000
PHASE FREQUENCY DETECTOR (PFD)
AND CHARGE PUMP
The PFD takes inputs from the R counter and N counter and
produces an output proportional to the phase and frequency
difference between them. Figure 28 is a simplified schematic of
the PFD. The PFD includes a fixed delay element that sets the
width of the antibacklash pulse. This is typically 3 ns. This pulse
ensures that there is no dead zone in the PFD transfer function
and gives a consistent reference spur level.
CP OUTPUT
R DIVIDER
N DIVIDER
R DIVIDER
N DIVIDER
HI
HI
Figure 28. PFD Simplified Schematic and Timing (In Lock)
D1
D2
CLR1
CLR2
U1
U2
Q1
Q2
UP
DOWN
DELAY
U3
CPGND
V
P
CHARGE
PUMP
CP
Rev. D | Page 13 of 28
MUXOUT AND LOCK DETECT
The output multiplexer on the ADF411x family allows the user
to access various internal points on the chip. The state of
MUXOUT is controlled by M3, M2, and M1 in the function
latch. Figure 33 shows the full truth table. Figure 29 shows the
MUXOUT section in block diagram form.
ANALOG LOCK DETECT
Lock Detect
MUXOUT can be programmed for both digital lock detect and
analog lock detect.
Digital lock detect is active high. It is set high when the phase
error on three consecutive phase detector cycles is less than
15 ns. It stays set high until a phase error greater than 25 ns is
detected on any subsequent PD cycle.
The N channel, open-drain, analog lock detect should be
operated with an external pull-up resistor of 10 kΩ nominal.
When lock is detected, it is high with narrow low going pulses.
INPUT SHIFT REGISTER
The ADF411x family digital section includes a 21-bit input shift
register, a 14-bit R counter, and an 18-bit N counter, comprising
a 5-bit A counter and a 13-bit B counter. Data is clocked into
the 21-bit shift register on each rising edge of CLK. The data is
clocked in MSB first. Data is transferred from the shift register
to one of four latches on the rising edge of LE. The destination
latch is determined by the state of the two control bits (C2, C1)
in the shift register. These are the two LSBs, DB1 and DB0, as
shown in the timing diagram in Figure 2. The truth table for
these bits is shown in Figure 34. Table 5 summarizes how the
latches are programmed.
Table 5. Programming Data Latches
C2
0
0
1
1
DIGITAL LOCK DETECT
R COUNTER OUTPUT
N COUNTER OUTPUT
Control Bits
SDOUT
C1
0
1
0
1
ADF4116/ADF4117/ADF4118
Figure 29. MUXOUT Circuit
MUX
Data Latch
R Counter
N Counter (A and B)
Function Latch
Initialization Latch
CONTROL
DGND
DV
DD
MUXOUT

Related parts for ADF4117BRU