PCF8563TS/4,118 NXP Semiconductors, PCF8563TS/4,118 Datasheet - Page 22

IC REAL TIME CLK/CALENDAR 8TSSOP

PCF8563TS/4,118

Manufacturer Part Number
PCF8563TS/4,118
Description
IC REAL TIME CLK/CALENDAR 8TSSOP
Manufacturer
NXP Semiconductors
Type
Clock/Calendarr
Datasheet

Specifications of PCF8563TS/4,118

Package / Case
8-TSSOP
Time Format
HH:MM:SS (24 hr)
Date Format
YY-MM-DD-dd
Interface
I²C, 2-Wire Serial
Voltage - Supply
1.8 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Function
Clock/Calendar/Alarm/Timer Interrupt
Supply Voltage (max)
5.5 V
Supply Voltage (min)
1.8 V
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Rtc Bus Interface
Serial (2-Wire, I2C)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
568-3615 - DEMO BOARD I2C
Memory Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
568-4517-2
935279522118
PCF8563TS-T
PCF8563TS-T

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PCF8563TS/4,118
Manufacturer:
NXP/恩智浦
Quantity:
20 000
NXP Semiconductors
PCF8563
Product data sheet
Fig 16. System configuration
SDA
SCL
TRANSMITTER
9.4 Acknowledge
RECEIVER
MASTER
The number of data bytes transferred between the START and STOP conditions from
transmitter to receiver is unlimited. Each byte of eight bits is followed by an acknowledge
cycle.
Acknowledgement on the I
Fig 17. Acknowledgement on the I
A slave receiver, which is addressed, must generate an acknowledge after the
reception of each byte.
Also a master receiver must generate an acknowledge after the reception of each
byte that has been clocked out of the slave transmitter.
The device that acknowledges must pull-down the SDA line during the acknowledge
clock pulse, so that the SDA line is stable LOW during the HIGH period of the
acknowledge related clock pulse (set-up and hold times must be taken into
consideration).
A master receiver must signal an end of data to the transmitter by not generating an
acknowledge on the last byte that has been clocked out of the slave. In this event, the
transmitter must leave the data line HIGH to enable the master to generate a STOP
condition.
by transmitter
data output
by receiver
data output
SCL from
master
RECEIVER
SLAVE
All information provided in this document is subject to legal disclaimers.
condition
START
Rev. 8 — 18 November 2010
S
2
C-bus is illustrated in
TRANSMITTER
RECEIVER
SLAVE
1
2
C-bus
2
TRANSMITTER
Figure
MASTER
17.
not acknowledge
acknowledge
Real-time clock/calendar
8
TRANSMITTER
RECEIVER
MASTER
acknowledgement
clock pulse for
PCF8563
© NXP B.V. 2010. All rights reserved.
mba605
9
mbc602
22 of 45

Related parts for PCF8563TS/4,118