MAX195BCWE+ Maxim Integrated Products, MAX195BCWE+ Datasheet - Page 9

IC ADC 16BIT 85KSPS SHTDN 16SOIC

MAX195BCWE+

Manufacturer Part Number
MAX195BCWE+
Description
IC ADC 16BIT 85KSPS SHTDN 16SOIC
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of MAX195BCWE+

Number Of Bits
16
Sampling Rate (per Second)
85k
Data Interface
QSPI™, Serial, SPI™
Number Of Converters
2
Power Dissipation (max)
80mW
Voltage Supply Source
Analog and Digital, Dual ±
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
16-SOIC (0.300", 7.50mm Width)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Figure 5. Gating
Figure 6. Output Data Format, Reading Data During Conversion (Mode 1)
If you read the data bits between conversions, you can:
1) count CLK cycles until the end of the conversion, or
2) poll EOC to determine when the conversion is
3) generate an interrupt on EOC’s falling edge.
finished, or
CASE 1: CLK IDLES LOW, DATA LATCHED ON RISING EDGE (CPOL = 0, CPHA = 0)
CASE 2: CLK IDLES LOW, DATA LATCHED ON FALLING EDGE (CPOL = 0, CPHA = 1)
NOTE: ARROWS ON CLK TRANSITIONS INDICATE LATCHING EDGE
(CASE 1)
(CASE 2)
CONV
DOUT
CLK
CLK
EOC
CONV to Synchronize with CLK
CS
16-Bit, 85ksps ADC with 10µA Shutdown
_______________________________________________________________________________________
START
CONV
CLK
B15 FROM PREVIOUS
START
CONVERSION
CONVERSION
t
DV
BEGINS
t
CW
B15
MSB
t
CD
t
CEH
B14
B13
B12
CONV
CLK
Note that the MSB conversion result appears at DOUT
after CS goes low, but before the first SCLK pulse.
Each subsequent SCLK pulse shifts out the next con-
version bit. The 15th SCLK pulse shifts out the LSB.
Additional clock pulses shift out zeros.
MAX195
B2
CONVERSION
B1
ENDS
LSB
B0
SEE DIGITAL INTERFACE SECTION
t
CEL
B15
t
DH
9

Related parts for MAX195BCWE+