AD7655AST Analog Devices Inc, AD7655AST Datasheet - Page 19

IC ADC 16BIT 1MSPS QUAD 48-LQFP

AD7655AST

Manufacturer Part Number
AD7655AST
Description
IC ADC 16BIT 1MSPS QUAD 48-LQFP
Manufacturer
Analog Devices Inc
Series
PulSAR®r
Datasheet

Specifications of AD7655AST

Rohs Status
RoHS non-compliant
Number Of Bits
16
Sampling Rate (per Second)
1M
Data Interface
Serial, Parallel
Number Of Converters
1
Power Dissipation (max)
135mW
Voltage Supply Source
Analog and Digital
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
48-LQFP
For Use With
EVAL-AD7655CBZ - BOARD EVALUATION FOR AD7655

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD7655AST
Manufacturer:
ADI
Quantity:
300
Part Number:
AD7655ASTZ
Manufacturer:
ADI
Quantity:
2
Part Number:
AD7655ASTZ
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
AD7655ASTZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7655ASTZRL
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Slave Parallel Interface
In slave parallel reading mode, the data can be read either after
each conversion, which is during the next acquisition phase, or
during the other channel’s conversion, or during the following
conversion, as shown in Figure 24 and Figure 25, respectively.
When the data is read during the conversion, however, it is
recommended that it is read only during the first half of the
conversion phase. This avoids any potential feedthrough
between voltage transients on the digital interface and the most
critical analog conversion circuitry.
CNVST, RD
DATA BUS
Figure 25. Slave Parallel Data Timing for Reading (Read During Convert)
DATA BUS
Figure 24. Slave Parallel Data Timing for Reading (Read after Convert)
CS
BUSY
EOC
BUSY
= 0
RD
CS
t
t
t
18
10
3
t
18
CONVERSION
PREVIOUS
t
1
CONVERSION
CURRENT
t
t
19
11
t
19
t
4
t
12
t
13
Rev. B | Page 19 of 28
8-Bit Interface (Master or Slave)
The BYTESWAP pin allows a glueless interface to an 8-bit bus.
As shown in Figure 26, the LSB byte is output on D[7:0] and the
MSB is output on D[15:8] when BYTESWAP is low. When
BYTESWAP is high, the LSB and MSB bytes are swapped, the
LSB is output on D[15:8], and the MSB is output on D[7:0]. By
connecting BYTESWAP to an address line, the 16-bit data can
be read in 2 bytes on either D[15:8] or D[7:0].
Channel A/ B Output
The A/ B input controls which channel’s conversion results
(INAx or INBx) are output on the data bus. The function-ality
of A/ B is detailed in Figure 27. When high, the data from
Channel A is available on the data bus. When low, the data from
Channel B is available on the bus. Note that in parallel reading
mode, Channel A can be read immediately after the end of
conversion ( EOC ), while Channel B is still in its converting
phase. However, in any of the serial reading modes Channel A
data is updated only after Channel B conversion.
DATA BUS
PINS D[15:8]
BYTESWAP
PINS D[7:0]
A/B
CS
RD
CS
RD
HI-Z
HI-Z
HI-Z
Figure 26. 8-Bit Parallel Interface
Figure 27. A/ B Channel Reading
t
18
CHANNEL A
t
18
HIGH BYTE
LOW BYTE
t
20
CHANNEL B
t
18
HIGH BYTE
LOW BYTE
AD7655
HI-Z
HI-Z
HI-Z
t
19

Related parts for AD7655AST