ADSP-21060CWZ-133 Analog Devices Inc, ADSP-21060CWZ-133 Datasheet - Page 44

no-image

ADSP-21060CWZ-133

Manufacturer Part Number
ADSP-21060CWZ-133
Description
IC DSP CONTROLLER 32BIT 240CQFP
Manufacturer
Analog Devices Inc
Series
SHARC®r
Type
Floating Pointr
Datasheet

Specifications of ADSP-21060CWZ-133

Interface
Host Interface, Link Port, Serial Port
Clock Rate
33MHz
Non-volatile Memory
External
On-chip Ram
512kB
Voltage - I/o
5.00V
Voltage - Core
5.00V
Operating Temperature
-40°C ~ 100°C
Mounting Type
Surface Mount
Package / Case
240-CQFP Exposed Pad
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
ADSP-21060/ADSP-21060L/ADSP-21062/ADSP-21062L/ADSP-21060C/ADSP-21060LC
RCLK
TCLK
RFS
TFS
DR
DT
TFS, RFS, DT
TCLK, RCLK
RCLK (INT)
TCLK (INT)
TCLK
TCLK
(EXT)
(INT)
t
CLKIN
t
HOFSE
HOFSI
t
DATA TRANSMIT— INTERNAL CLOCK
HDTI
DATA RECEIVE— INTERNAL CLOCK
DT
DT
DRIVE
DRIVE
EDGE
EDGE
DRIVE EDGE
SPORT DISABLE DELAY
FROM INSTRUCTION
t
t
DFSE
t
DDTI
DRIVE
EDGE
DFSI
NOTE: EITHER THE RISING EDGE OR FALLING EDGE OF RCLK, TCLK CAN BE USED AS THE ACTIVE SAMPLING EDGE.
NOTE: EITHER THE RISING EDGE OR FALLING EDGE OF RCLK, TCLK CAN BE USED AS THE ACTIVE SAMPLING EDGE.
t
DDTEN
t
t
SCLKIW
SCLKIW
t
LOW TO HIGH ONLY
DCLK
t
t
DPTR
DDTIN
t
t
t
SFSI
SFSI
SDRI
SAMPLE
SAMPLE
EDGE
EDGE
SPORT ENABLE AND
THREE-STATE
LATENCY
IS TWO CYCLES
Rev. F | Page 44 of 64 | March 2008
t
t
t
HFSI
HFSI
HDRI
Figure 25. Serial Ports
TFS (EXT)
TCLK/RCLK
TCLK/RCLK
CLKIN
RCLK
TCLK
RFS
TFS
NOTE: APPLIES ONLY TO GATED SERIAL CLOCK MODE WITH
EXTERNAL TFS, AS USED IN THE SERIAL PORT SYSTEM I/O
FOR MESH MULTIPROCESSING.
DR
DT
t
t
HOFSE
HOFSE
t
HDTE
DATA TRANSMIT— EXTERNAL CLOCK
DRIVE
DRIVE
EDGE
EDGE
DATA RECEIVE— EXTERNAL CLOCK
DRIVE EDGE
DRIVE
EDGE
t
STFSCK
t
t
t
DFSE
DFSE
DDTE
t
DDTTE
t
t
t
HTFSCK
SCLKW
SCLKW
t
DDTTI
t
t
t
SFSE
SDRE
SFSE
SAMPLE
SAMPLE
EDGE
EDGE
t
t
t
HDRE
HFSE
HFSE

Related parts for ADSP-21060CWZ-133