DSP56301PW100 Freescale Semiconductor, DSP56301PW100 Datasheet - Page 59

no-image

DSP56301PW100

Manufacturer Part Number
DSP56301PW100
Description
IC DSP 24BIT FIXED-POINT 208LQFP
Manufacturer
Freescale Semiconductor
Series
DSP563xxr
Type
Fixed Pointr
Datasheet

Specifications of DSP56301PW100

Interface
Host Interface, SSI, SCI
Clock Rate
100MHz
Non-volatile Memory
ROM (9 kB)
On-chip Ram
24kB
Voltage - I/o
3.30V
Voltage - Core
3.30V
Operating Temperature
-40°C ~ 100°C
Mounting Type
Surface Mount
Package / Case
208-LQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DSP56301PW100
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
The asynchronous bus arbitration is enabled by internal
synchronization circuits add delay from the external signal until it is exposed to internal logic. As a result of this
delay, a DSP56300 part can assume mastership and assert
defines when
Once
DSP56300 components which are potential masters on the same bus. If
situation of
same time. Therefore, a non-overlap period between one
Timing 251 ensures that such a situation is avoided.
2.5.6
Freescale Semiconductor
No.
300
301
302
303
304
305
306
307
308
309
310
311
312
BB
Access Cycle Time
HA[10–0], HAEN Setup to Data Strobe Assertion
HA[10–0], HAEN Valid Hold from Data Strobe Deassertion
HRW Setup to HDS Assertion
HRW Valid Hold from HDS Deassertion
Data Strobe Deasserted Width
Data Strobe Asserted Pulse Width
HBS Asserted Pulse Width
HBS Assertion to Data Strobe Assertion
HBS Assertion to Data Strobe Deassertion
HBS Deassertion to Data Strobe Deassertion
Data Out Valid to TA Assertion (HBS Not Used—Tied to V
Data Out Active from Read Data Strobe Assertion
is asserted, there is a synchronization delay from
BG
Host Interface Timing
BB
asserted, and
can be asserted.
BG1
BB
BG2
Characteristic
BB
Table 2-18.
2
1
Figure 2-26.
deasserted, can cause another DSP56300 component to assume mastership at the
1
2
1
1
DSP56301 Technical Data, Rev. 10
1
Universal Bus Mode Timing Parameters
1
3
Asynchronous Bus Arbitration Timing
CC
1
)
2
BB
BG
BB
BB
250
inputs and synchronization circuits on
input active to another
, for some time after
100 MHz: 2.5 × T
100 MHz: 2.5 × T
100 MHz: 1.5 × T
assertion to the time this assertion is exposed to other
80 MHz: 2.5 × T
80 MHz: 2.5 × T
80 MHz: 1.5 × T
80 MHz: 2 × T
100 MHz: 2 × T
100 MHz: T
80 MHz: T
250+251
Expression
3 × T
BG
C
C
C
C
− 4.9
− 4.0
C
C
C
C
− 11.6
C
C
C
input is asserted before that time, a
251
− 9.2
+ 1.7
+ 2.9
+ 3.3
+ 1.3
+ 2.3
+ 2.6
BG
Min
37.5
32.9
34.1
22.1
13.4
BG
5.8
0.0
5.8
0.0
4.1
2.5
1.7
80 MHz
is deasserted. Timing 250
AC Electrical Characteristics
input active is required.
Max
7.6
Min
30.0
26.3
27.3
17.6
10.8
4.6
0.0
4.6
0.0
3.3
2.0
1.3
BG
100 MHz
. These
Max
6.0
Unit
2-33
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for DSP56301PW100