XC3S100E-4TQG144C Xilinx Inc, XC3S100E-4TQG144C Datasheet - Page 88

IC SPARTAN-3E FPGA 100K 144-TQFP

XC3S100E-4TQG144C

Manufacturer Part Number
XC3S100E-4TQG144C
Description
IC SPARTAN-3E FPGA 100K 144-TQFP
Manufacturer
Xilinx Inc
Series
Spartan™-3Er
Datasheet

Specifications of XC3S100E-4TQG144C

Number Of Logic Elements/cells
2160
Number Of Labs/clbs
240
Total Ram Bits
73728
Number Of I /o
108
Number Of Gates
100000
Voltage - Supply
1.14 V ~ 1.26 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
144-LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
122-1478

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC3S100E-4TQG144C
Manufacturer:
XILINX
Quantity:
308
Part Number:
XC3S100E-4TQG144C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC3S100E-4TQG144C
Manufacturer:
XILINX-PB FREE
Quantity:
7
Part Number:
XC3S100E-4TQG144C
Manufacturer:
XILINX
0
Part Number:
XC3S100E-4TQG144C
Manufacturer:
ALTERA
0
Part Number:
XC3S100E-4TQG144C
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Part Number:
XC3S100E-4TQG144C
0
Company:
Part Number:
XC3S100E-4TQG144C
Quantity:
15 000
Part Number:
XC3S100E-4TQG144C (PB)
Manufacturer:
XILINX
0
Functional Description
Table 59: Byte-Wide Peripheral Interface (BPI) Connections (Continued)
88
LDC1
HDC
LDC2
A[23:0]
D[7:0]
CSO_B
BUSY
D
Pin Name
FPGA Direction
Output
Output
Output
Output
Output
Output
Input
PROM Output Enable
PROM Write Enable
PROM Byte Mode
Address
Data Input
Chip Select Output. Active Low.
Busy Indicator. Typically only
used after configuration, if
bitstream option Persist=Yes.
Description
www.xilinx.com
Connect to the PROM
output-enable input (OE#). The
FPGA drives this signal Low
throughout configuration.
Connect to PROM write-enable
input (WE#). FPGA drives this
signal High throughout
configuration.
This signal is not used for x8
PROMs. For PROMs with a x8/x16
data width control, connect to
PROM byte-mode input (BYTE#).
See
Flash
signal Low throughout
configuration.
Connect to PROM address inputs.
High-order address lines may not
be available in all packages and
not all may be required. Number of
address lines required depends
on the size of the attached Flash
PROM. FPGA address generation
controlled by M0 mode pin.
Addresses presented on falling
CCLK edge.
Only 20 address lines are
available in TQ144 package.
FPGA receives byte-wide data on
these pins in response the
address presented on A[23:0].
Data captured by FPGA on rising
edge of CCLK.
Not used in single FPGA
applications. In a daisy-chain
configuration, this pin connects to
the CSI_B pin of the next FPGA in
the chain. If HSWAP = 1 in a
multi-FPGA daisy-chain
application, connect this signal to
a 4.7 kΩ pull-up resistor to
VCCO_2. Actively drives Low
when selecting a downstream
device in the chain.
Not used during configuration but
actively drives.
Precautions Using x8/x16
During Configuration
PROMs. FPGA drives this
DS312-2 (v3.8) August 26, 2009
User I/O
User I/O
User I/O. Drive this pin
High after configuration to
use a x8/x16 PROM in x16
mode.
User I/O
User I/O. If bitstream
option Persist=Yes,
becomes part of
SelectMap parallel
peripheral interface.
User I/O
User I/O. If bitstream
option Persist=Yes,
becomes part of
SelectMap parallel
peripheral interface.
After Configuration
Product Specification
R

Related parts for XC3S100E-4TQG144C