XC3S500E-4FGG320C Xilinx Inc, XC3S500E-4FGG320C Datasheet - Page 86

IC SPARTAN-3E FPGA 500K 320FBGA

XC3S500E-4FGG320C

Manufacturer Part Number
XC3S500E-4FGG320C
Description
IC SPARTAN-3E FPGA 500K 320FBGA
Manufacturer
Xilinx Inc
Series
Spartan™-3Er
Datasheet

Specifications of XC3S500E-4FGG320C

Total Ram Bits
368640
Number Of Logic Elements/cells
10476
Number Of Labs/clbs
1164
Number Of I /o
232
Number Of Gates
500000
Voltage - Supply
1.14 V ~ 1.26 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
320-BGA
No. Of Logic Blocks
10476
No. Of Gates
500000
No. Of Macrocells
10476
No. Of Speed Grades
4
No. Of I/o's
250
Clock Management
DLL
Package
320FBGA
Family Name
Spartan®-3E
Device Logic Cells
10476
Device Logic Units
1164
Device System Gates
500000
Number Of Registers
9312
Maximum Internal Frequency
572 MHz
Typical Operating Supply Voltage
1.2 V
Maximum Number Of User I/os
232
Ram Bits
368640
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
122-1536 - KIT STARTER SPARTAN-3E
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
122-1526

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC3S500E-4FGG320C
Manufacturer:
XILINX
Quantity:
913
Part Number:
XC3S500E-4FGG320C
Manufacturer:
XILINX
Quantity:
745
Part Number:
XC3S500E-4FGG320C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC3S500E-4FGG320C
Manufacturer:
XILINX-PB FREE
Quantity:
9
Part Number:
XC3S500E-4FGG320C
Manufacturer:
XILINX
0
Part Number:
XC3S500E-4FGG320C
Manufacturer:
XILINX
Quantity:
2 000
Part Number:
XC3S500E-4FGG320C
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Part Number:
XC3S500E-4FGG320C (TRAY)
Manufacturer:
XILINX
0
Functional Description
determines how the FPGA generates addresses, as shown
Table
starting at 0 and increments the address on every falling
CCLK edge. Conversely, when M0 = 1, the FPGA gener-
ates addresses starting at 0xFF_FFFF (all ones) and decre-
ments the address on every falling CCLK edge.
86
A
During configuration, the value of the M0 mode pin
58. When M0 = 0, the FPGA generates addresses
Figure 58: Byte-wide Peripheral Interface (BPI) Mode Configured from Parallel NOR Flash PROMs
Recommend
open-drain
PROG_B
driver
TMS
TDO
TCK
TDI
+2.5V
JTAG
Not available
in VQ100
package
BPI Mode
‘0’
‘1’
‘0’
‘0’
P
A
HSWAP
M2
M1
M0
CSI_B
RDWR_B
TDI
TMS
TCK
PROG_B
Spartan-3E
FPGA
VCCINT
+1.2V
GND
www.xilinx.com
VCCAUX
VCCO_1
VCCO_0
VCCO_2
A[23:17]
CSO_B
A[16:0]
INIT_B
DONE
BUSY
CCLK
LDC0
LDC1
LDC2
D[7:0]
HDC
TDO
Table 58: BPI Addressing Control
M2
0
VCCO_0
M1
+2.5V
V
V
1
V
M0
0
1
I
Start Address
0xFF_FFFF
0
CE#
OE#
WE#
BYTE#
DQ[15:7]
DQ[7:0]
A[n:0]
DS312-2 (v3.8) August 26, 2009
DS312-2_49_082009
VCCO
GND
V
x8/x16
PROM
Flash
x8 or
+2.5V
D
Product Specification
Incrementing
Decrementing
Addressing
R

Related parts for XC3S500E-4FGG320C