EP4CE40F29C7N Altera, EP4CE40F29C7N Datasheet - Page 11

no-image

EP4CE40F29C7N

Manufacturer Part Number
EP4CE40F29C7N
Description
IC CYCLONE IV E FPGA 40K 780FBGA
Manufacturer
Altera
Series
CYCLONE® IV Er

Specifications of EP4CE40F29C7N

Number Of Logic Elements/cells
39600
Number Of Labs/clbs
2475
Total Ram Bits
1134000
Number Of I /o
532
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
780-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Other names
544-2685

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4CE40F29C7N
Manufacturer:
ALTERA
Quantity:
852
Part Number:
EP4CE40F29C7N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4CE40F29C7N
Manufacturer:
ALTERA
0
Part Number:
EP4CE40F29C7N
Manufacturer:
ALTERA
0
Part Number:
EP4CE40F29C7N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4CE40F29C7N
0
Part Number:
EP4CE40F29C7N.
Manufacturer:
ALTERA
0
Part Number:
EP4CE40F29C7N?
Manufacturer:
ALTERA
0
Chapter 1: Cyclone IV FPGA Device Family Overview
Cyclone IV Device Family Architecture
High-Speed Transceivers (Cyclone IV GX Devices Only)
Figure 1–1. Transceiver Channel for the Cyclone IV GX Device
Hard IP for PCI Express (Cyclone IV GX Devices Only)
© December 2010 Altera Corporation
Fabric
FPGA
f
f
Cyclone IV GX devices contain up to eight full duplex high-speed transceivers that
can operate independently. These blocks support multiple industry-standard
communication protocols, as well as Basic mode, which you can use to implement
your own proprietary protocols. Each transceiver channel has its own pre-emphasis
and equalization circuitry, which you can set at compile time to optimize signal
integrity and reduce bit error rates. Transceiver blocks also support dynamic
reconfiguration, allowing you to change data rates and protocols on-the-fly.
Figure 1–1
For more information, refer to the
Cyclone IV GX devices incorporate a single hard IP block for ×1, ×2, or ×4 PCIe (PIPE)
in each device. This hard IP block is a complete PCIe (PIPE) protocol solution that
implements the PHY-MAC layer, Data Link Layer, and Transaction Layer
functionality. The hard IP for the PCIe (PIPE) block supports root-port and end-point
configurations. This pre-verified hard IP block reduces risk, design time, timing
closure, and verification. You can configure the block with the Quartus II software’s
PCI Express Compiler, which guides you through the process step by step.
For more information, refer to the
shows the structure of the Cyclone IV GX transceiver.
Compensation
TX Phase
FIFO
Byte Serializer
Cyclone IV Transceivers Architecture
PCI Express Compiler User
Receiver Channel PCS
Transmitter Channel PCS
8B10B Encoder
Cyclone IV Device Handbook, Volume 1
Guide.
chapter.
Transceiver Channel
Receiver Channel
PMA
PMA
1–11

Related parts for EP4CE40F29C7N