EP4SGX230DF29I3 Altera, EP4SGX230DF29I3 Datasheet - Page 70

no-image

EP4SGX230DF29I3

Manufacturer Part Number
EP4SGX230DF29I3
Description
IC STRATIX IV FPGA 230K 780FBGA
Manufacturer
Altera
Series
Stratix® IV GXr

Specifications of EP4SGX230DF29I3

Number Of Logic Elements/cells
228000
Number Of Labs/clbs
9120
Total Ram Bits
17133
Number Of I /o
372
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
780-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SGX230DF29I3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SGX230DF29I3
Manufacturer:
ALTERA
0
Part Number:
EP4SGX230DF29I3N
Manufacturer:
INTERSIL
Quantity:
101
Part Number:
EP4SGX230DF29I3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SGX230DF29I3N
Manufacturer:
ALTERA
0
1–62
Stratix IV Device Handbook Volume 4: Device Datasheet and Addendum
Programmable Output Buffer Delay
Table 1–52
of the output buffer. The default delay is 0 ps.
Table 1–52. Programmable Output Buffer Delay
D
Note to
(1) You can set the programmable output buffer delay in the Quartus II software by setting the Output Buffer Delay
OUTBUF
Control assignment to either positive, negative, or both edges, with the specific values stated here (in ps) for the
Output Buffer Delay assignment.
Table
Symbol
lists the delay chain settings that control the rising and falling edge delays
1–52:
Rising and/or falling edge
delay
Parameter
Chapter 1: DC and Switching Characteristics for Stratix IV Devices
(Note 1)
0 (default)
Typical
100
150
50
April 2011 Altera Corporation
Unit
ps
ps
ps
ps
I/O Timing

Related parts for EP4SGX230DF29I3