XC3S400-4PQ208C Xilinx Inc, XC3S400-4PQ208C Datasheet - Page 15

IC SPARTAN-3 FPGA 400K 208PQFP

XC3S400-4PQ208C

Manufacturer Part Number
XC3S400-4PQ208C
Description
IC SPARTAN-3 FPGA 400K 208PQFP
Manufacturer
Xilinx Inc
Series
Spartan™-3r
Datasheet

Specifications of XC3S400-4PQ208C

Number Of Logic Elements/cells
8064
Number Of Labs/clbs
896
Total Ram Bits
294912
Number Of I /o
141
Number Of Gates
400000
Voltage - Supply
1.14 V ~ 1.26 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
208-BFQFP
Other names
Q2844431
XC3S4004PQ208C
XC3S4004PQ208C

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC3S400-4PQ208C
Manufacturer:
XILINX
Quantity:
392
Part Number:
XC3S400-4PQ208C
Manufacturer:
XILINX
Quantity:
5
Part Number:
XC3S400-4PQ208C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC3S400-4PQ208C
Manufacturer:
XILINX
0
Part Number:
XC3S400-4PQ208C
Manufacturer:
XILINX
Quantity:
1
Pull-Up and Pull-Down Resistors
The optional pull-up and pull-down resistors are intended to
establish High and Low levels, respectively, at unused I/Os.
The pull-up resistor optionally connects each IOB pad to
V
GND. These resistors are placed in a design using the PUL-
LUP and PULLDOWN symbols in a schematic, respectively.
They can also be instantiated as components, set as con-
straints or passed as attributes in HDL code. These resis-
tors can also be selected for all unused I/O using the
Bitstream Generator (BitGen) option UnusedPin. A Low
logic level on HSWAP_EN activates the pull-up resistors on
all I/Os during configuration. (see
Power-On, Configuration, and User Mode, page
The Spartan-3 I/O pull-up and pull-down resistors are signif-
icantly stronger than the "weak" pull-up/pull-down resistors
used in previous Xilinx FPGA families. See
page 58
Keeper Circuit
Each I/O has an optional keeper circuit that retains the last
logic level on a line after all drivers have been turned off.
This is useful to keep bus lines from floating when all con-
nected drivers are in a high-impedance state. This function
is placed in a design using the KEEPER symbol. Pull-up
and pull-down resistors override the keeper circuit.
DS099-2 (v2.5) December 4, 2009
Product Specification
CCO
. A pull-down resistor optionally connects each pad to
180˚ 0˚
DCM
for equivalent resistor strengths.
Figure 6: Clocking the DDR Register
R
D1
D2
CLK1
CLK2
Q1
Q2
DDR MUX
FDDR
The I/Os During
DS099-2_02_070303
Table 32,
Q
21)
www.xilinx.com
ESD Protection
Clamp diodes protect all device pads against damage from
Electro-Static Discharge (ESD) as well as excessive voltage
transients. Each I/O has two clamp diodes: One diode
extends P-to-N from the pad to V
extends N-to-P from the pad to GND. During operation,
these diodes are normally biased in the off state. These
clamp diodes are always connected to the pad, regardless
of the signal standard selected. The presence of diodes lim-
its the ability of Spartan-3 I/Os to tolerate high signal volt-
ages. The V
page 55
Slew Rate Control and Drive Strength
Two options, FAST and SLOW, control the output slew rate.
The FAST option supports output switching at a high rate.
The SLOW option reduces bus transients. These options are
only available when using one of the LVCMOS or LVTTL
standards, which also provide up to seven different levels of
current drive strength: 2, 4, 6, 8, 12, 16, and 24 mA. Choos-
ing the appropriate drive strength level is yet another means
to minimize bus transients.
Table 6
LVTTL standards support.
Table 6: Programmable Output Drive Current
Boundary-Scan Capability
All Spartan-3 IOBs support boundary-scan testing compat-
ible with IEEE 1149.1 standards. During boundary scan
operations such as EXTEST and HIGHZ the I/O pull-down
resistor is active. For more information, see
ary-Scan (JTAG) Mode, page
Boundary Scan and BSDL Files” chapter in UG331.
SelectIO Interface Signal Standards
The IOBs support 18 different single-ended signal stan-
dards, as listed in
IOBs can be used in specific pairs supporting any of eight
differential signal standards, as shown in
To define the SelectIO
design, set the IOSTANDARD attribute to the appropriate
setting. Xilinx provides a variety of different methods for
applying the IOSTANDARD for maximum flexibility. For a full
description of different methods of applying attributes to
LVTTL
LVCMOS33
LVCMOS25
LVCMOS18
LVCMOS15
LVCMOS12
(IOSTANDARD)
Standard
Signal
Spartan-3 FPGA Family: Functional Description
shows the drive strengths that the LVCMOS and
specifies the voltage range that I/Os can tolerate.
IN
absolute maximum rating in
2
Table
4
interface signaling standard in a
7. Furthermore, the majority of
Current Drive (mA)
6
49, and refer to the “Using
CCO
8
-
and a second diode
Table
12
-
8.
16
-
-
Table 27,
Bound-
24
-
-
-
15

Related parts for XC3S400-4PQ208C