CY8C20246A-24LKXI Cypress Semiconductor Corp, CY8C20246A-24LKXI Datasheet
CY8C20246A-24LKXI
Specifications of CY8C20246A-24LKXI
Related parts for CY8C20246A-24LKXI
CY8C20246A-24LKXI Summary of contents
Page 1
... Total Source Current on Port 1 ❐ Selectable, Regulated Digital I/O on Port 1 ❐ Configurable Input Threshold on Port 1 ❐ Hot Swap Capability on all Port 1 GPIO Cypress Semiconductor Corporation Document Number: 001-54459 Rev. *B CapSense ■ Versatile Analog Mux ❐ Common Internal Analog Bus ❐ ...
Page 2
Logic Block Diagram PSoC CORE SYSTEM BUS 1K/2K Supervisory ROM (SROM) SRAM Interrupt Controller 6/12/24 MHz Internal Main Oscillator CAPSENSE SYSTEM Two Comparators SYSTEM BUS I2C USB Slave References Document Number: 001-54459 Rev. *B Port 4 Port 3 Port 2 ...
Page 3
Contents Features ...............................................................................1 Logic Block Diagram ..........................................................2 Contents ..............................................................................3 ® PSoC Functional Overview ..............................................4 PSoC Core ....................................................................4 CapSense Analog System ............................................4 Additional System Resources .......................................5 Getting Started ....................................................................5 Application Notes ..........................................................5 Development Kits ..........................................................5 Training .........................................................................5 CYPros Consultants ......................................................5 Solutions ...
Page 4
PSoC Functional Overview The PSoC family consists of on-chip Controller devices. These devices are designed to replace multiple traditional MCU-based components with one, low cost single-chip programmable component. A PSoC device includes configurable analog and digital blocks, and programmable ...
Page 5
Additional System Resources System Resources, some of which are listed in the previous sections, provide additional capability useful to complete systems. Additional resources include low voltage detection and power on reset. The merits of each system resource are listed here: ...
Page 6
Development Tools ® PSoC Designer is a Microsoft Windows-based, integrated development environment for the Programmable System-on- Chip (PSoC) devices. The PSoC Designer IDE and application runs on Windows XP and Windows Vista. This system provides design database management by project, ...
Page 7
Designing with PSoC Designer The development process for the PSoC device differs from that of a traditional fixed function microprocessor. The configurable analog and digital hardware blocks give the PSoC architecture a unique flexibility that pays dividends in managing specification ...
Page 8
Document Conventions Acronyms Used The following table lists the acronyms that are used in this document. Table 1. Acronyms Acronym Description AC alternating current API application programming interface CPU central processing unit DC direct current FSR full scale range GPIO ...
Page 9
... The CY8C20x36A/46A/66A/96A PSoC device is available in a variety of packages which are listed and illustrated in the following tables. Every port pin (labeled with a “P”) is capable of Digital I/O and connection to the common analog bus. However, Vss, Vdd, and XRES are not capable of Digital I/O. 16-Pin QFN (No E-Pad) Table 2. Pin Definitions - CY8C20236A, CY8C20246A PSoC Device Type Pin Name No ...
Page 10
QFN Table 3. Pin Definitions - CY8C20336A, CY8C20346A Type Pin Name No. Digital Analog 1 I/O I P2[5] Crystal output (XOut) 2 I/O I P2[3] Crystal input (XIn) 3 I/O I P2[1] 4 IOHR I P1[7] I2C SCL, SPI ...
Page 11
QFN with USB Table 4. Pin Definitions - CY8C20396A PSoC Device Type Pin No. Name Digital Analog 1 I/O I P2[5] 2 I/O I P2[3] 3 I/O I P2[1] 4 IOHR I P1[7] I2C SCL, SPI SS 5 IOHR ...
Page 12
QFN Table 5. Pin Definitions - CY8C20436A, CY8C20446A, CY8C20466A PSoC Device Type Pin Name No. Digital Analog 1 IOH I P0[1] Integrating input 2 I/O I P2[7] 3 I/O I P2[5] Crystal output (XOut) 4 I/O I P2[3] Crystal ...
Page 13
QFN (with USB) Table 6. Pin Definitions - CY8C20496A PSoC Device Type Pin Name No. Digital Analog 1 IOH I P0[1] 2 I/O I P2[5] XTAL Out 3 I/O I P2[3] XTAL In 4 I/O I P2[1] 5 IOHR ...
Page 14
SSOP Table 7. Pin Definitions - CY8C20536A, CY8C20546A, and CY8C20566A PSoC Device Name Description 1 IOH I P0[7] 2 IOH I P0[5] 3 IOH I P0[3] 4 IOH I P0[1] 5 I/O I P2[7] 6 I/O I P2[5] XTAL ...
Page 15
QFN Table 8. Pin Definitions - CY8C20636A PSoC Device Pin Name Description No connection 2 I/O I P2[7] 3 I/O I P2[5] Crystal output (XOut) 4 I/O I P2[3] Crystal input (XIn) 5 I/O I P2[1] ...
Page 16
QFN with USB Table 9. Pin Definitions - CY8C20646A, CY8C20666A PSoC Device Pin Name Description No connection 2 I/O I P2[7] 3 I/O I P2[5] Crystal output (XOut) 4 I/O I P2[3] Crystal input (XIn) 5 ...
Page 17
QFN OCD The 48-pin QFN part is for the CY8C20066A On-Chip Debug (OCD) PSoC device. Note that this part is only used for in-circuit [4] debugging. Table 10. Pin Definitions - CY8C20066A PSoC Device Pin Name No. 1 OCDOE ...
Page 18
Electrical Specifications This section presents the DC and AC electrical specifications of the CY8C20x36A/46A/66A/96A PSoC devices. For the latest electrical specifications, confirm that you have the most recent data sheet by visiting the web at Figure 10. Voltage versus CPU ...
Page 19
Absolute Maximum Ratings Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested. Table 12. Absolute Maximum Ratings Symbol Description T Storage Temperature STG Vdd Supply Voltage Relative to Vss V DC Input Voltage ...
Page 20
DC Chip-Level Specifications The following table lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges. Table 14. DC Chip-Level Specifications Symbol Description [5, 6] Vdd Supply Voltage I Supply Current, IMO = 24 MHz DD24 I ...
Page 21
DC General Purpose IO Specifications The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 3.0V to 5.5V and –40°C ≤ T ≤ 85°C, 2.4V to 3.0V and –40°C ≤ apply to 5V ...
Page 22
Table 16. 2.4V to 3.0V DC GPIO Specifications Symbol Description R Pull up Resistor PU V High Output Voltage OH1 Port Pins V High Output Voltage OH2 Port Pins V High Output Voltage OH3 ...
Page 23
Table 17. 1.71V to 2.4V DC GPIO Specifications (continued) Symbol Description V Input Hysteresis Voltage H I Input Leakage (Absolute Value Capacitive Load on Pins PIN Table 18.DC Characteristics – USB Interface Symbol Description Rusbi USB D+ Pull ...
Page 24
Comparator User Module Electrical Specifications The following table lists the guaranteed maximum and minimum specifications. Unless stated otherwise, the specifications are for the entire device voltage and temperature operating range: –40°C <= TA <= 85°C, 1.71V <= Vdd <= 5.5V. ...
Page 25
DC POR and LVD Specifications The following table lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges. Table 23. DC POR and LVD Specifications Symbol Description Vdd Value for PPOR Trip V PORLEV[1:0] = 00b, HPOR ...
Page 26
AC Chip-Level Specifications The following table lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges. Table 25. AC Chip-Level Specifications Symbol Description F CPU Frequency CPU F Internal Low Speed Oscillator Frequency 32K1 F Internal Low ...
Page 27
AC General Purpose IO Specifications The following table lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges. Table 26. AC GPIO Specifications Symbol Description F GPIO Operating Frequency GPIO TRise23 Rise Time, Strong Mode, Cload = ...
Page 28
Table 27.AC Characteristics – USB Data Timings Symbol Description Tdrate Full speed data rate Tdjr1 Receiver data jitter tolerance Tdjr2 Receiver data jitter tolerance Tudj1 Driver differential jitter Tudj2 Driver differential jitter Tfdeop Source jitter for differential transition Tfeopt Source ...
Page 29
AC Programming Specifications SCLK (P1[1]) T RSCLK SDATA (P1[0]) T SSCLK The following table lists the guaranteed maximum and minimum specifications for the entire voltage and temperature ranges. Table 32. AC Programming Specifications Symbol Description T Rise Time of SCLK ...
Page 30
AC I2C Specifications The following table lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges. Table 33. AC Characteristics of the I2C SDA and SCL Pins Symbol F SCL Clock Frequency SCLI2C T Hold Time (repeated) ...
Page 31
Table 34. SPI Master AC Specifications Symbol Description F SCLK clock frequency SCLK DC SCLK duty cycle T MISO to SCLK setup time SETUP T SCLK to MISO hold time HOLD T SCLK to MOSI valid time OUT_VAL T MOSI ...
Page 32
Packaging Information This section illustrates the packaging specifications for the CY8C20x36A/46A/66A/96A PSoC device, along with the thermal imped- ances for each package. Important Note Emulation tools may require a larger area on the target PCB than the chip’s footprint. For ...
Page 33
Document Number: 001-54459 Rev. *B Figure 16. 24-Pin (4x4 x 0.6 mm) QFN Figure 17. 32-Pin (5x5 x 0.6 mm) QFN CY8C20X36A/46A/66A/96A 001-13937 *B 001-42168 *C Page [+] Feedback ...
Page 34
BSC 0.008 0.0135 Important Notes ■ For information on the preferred dimensions for mounting QFN packages, see the following Application Note at http://www.amkor.com/products/notes_papers/MLFAppNote.pdf. ■ Pinned vias for thermal conduction are not required for ...
Page 35
Thermal Impedances Table 36. Thermal Impedances per Package Package 16 QFN [15] 24 QFN [15] 32 QFN 48 SSOP [15] 48 QFN Capacitance on Crystal Pins Table 37. Typical Package Capacitance on Crystal Pins Package Package Capacitance 32 QFN 48 ...
Page 36
Development Tool Selection Software PSoC Designer™ At the core of the PSoC development software suite is PSoC Designer, used to generate PSoC firmware applications. PSoC Designer is available free of charge at http://www.cypress.com/psocdesigner and includes a free C compiler. PSoC ...
Page 37
... MiniProg Programming Unit ■ PSoC Designer Software CD ■ Getting Started Guide ■ USB 2.0 Cable Accessories (Emulation and Programming) Table 39. Emulation and Programming Accessories Part Number Pin Package CY8C20236A-24LKXI 16 QFN CY8C20246A-24LKXI 16 QFN CY8C20336A-24LQXI 24 QFN CY8C20346A-24LQXI 24 QFN CY8C20396A-24LQXI 24 QFN CY8C20436A-24LQXI 32 QFN CY8C20446A-24LQXI 32 QFN CY8C20466A-24LQXI ...
Page 38
... Package 16-Pin (3x3x0.6mm) QFN CY8C20236A-24LKXI 16-Pin (3x3x0.6mm) QFN CY8C20236A-24LKXIT (Tape and Reel) 16 Pin (3x3 x 0.6 mm) QFN CY8C20246A-24LKXI 16 Pin (3x3 x 0.6 mm) QFN CY8C20246A-24LKXIT (Tape and Reel) 24-Pin (4x4x0.6mm) QFN CY8C20336A-24LQXI 24-Pin (4x4x0.6mm) QFN CY8C20336A-24LQXIT (Tape and Reel) 24 Pin (4x4 x 0.6 mm) QFN CY8C20346A-24LQXI 24 Pin (4x4 x 0 ...
Page 39
... Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement ...