MC68HC000EI8 Freescale Semiconductor, MC68HC000EI8 Datasheet - Page 84

IC MPU 16BIT 8MHZ 68-PLCC

MC68HC000EI8

Manufacturer Part Number
MC68HC000EI8
Description
IC MPU 16BIT 8MHZ 68-PLCC
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MC68HC000EI8

Processor Type
M680x0 32-Bit
Speed
8MHz
Voltage
3.3V, 5V
Mounting Type
Surface Mount
Package / Case
68-PLCC
Family Name
M68000
Device Core
ColdFire
Device Core Size
16/32Bit
Frequency (max)
8MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
5V
Operating Supply Voltage (max)
5.25V
Operating Supply Voltage (min)
4.75V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
68
Package Type
PLCC
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68HC000EI8
Manufacturer:
FREESCALE
Quantity:
3 400
Part Number:
MC68HC000EI8
Manufacturer:
FREESCA
Quantity:
3 413
Part Number:
MC68HC000EI8
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68HC000EI8R2
Manufacturer:
FREESCAL
Quantity:
8 831
Part Number:
MC68HC000EI8R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
A key consideration when designing in a synchronous environment is the timing for the
assertion of DTACK and BERR by an external device. To properly use external inputs, the
processor must synchronize these signals to the internal clock. The processor must
sample the external signal, which has no defined phase relationship to the CPU clock,
which may be changing at sampling time, and must determine whether to consider the
signal high or low during the succeeding clock period. Successful synchronization requires
that the internal machine receives a valid logic level (not a metastable signal), whether the
input is high, low, or in transition. Metastable signals propagating through synchronous
machines can produce unpredictable operation.
Figure 5-37 is a conceptual representation of the input synchronizers used by the M68000
Family processors. The input latches allow the input to propagate through to the output
when E is high. When low, E latches the input. The three latches require one cycle of CLK
to synchronize an external signal. The high-gain characteristics of the devices comprising
the latches quickly resolve a marginal signal into a valid state.
5-38
UDS/LDS
CLOCK
DTACK
DATA
ADDR
R/W
AS
EXT
SIGNAL
CLK
CLK
M68000 8-/16-/32-BIT MICROPROCESSORS USER'S MANUAL
6
S0
18
Figure 5-36. Synchronous Write Cycle
Freescale Semiconductor, Inc.
For More Information On This Product,
S1
Figure 5-37. Input Synchronizers
D
G
S2
Go to: www.freescale.com
Q
9
.
S3
23
D
G
47
S4
Q
S5
D
G
S6
Q
53
S7
INT
SIGNAL
S0
MOTOROLA

Related parts for MC68HC000EI8