CY7C924ADX-AXI Cypress Semiconductor Corp, CY7C924ADX-AXI Datasheet - Page 28

IC TXRX HOTLINK 100LQFP

CY7C924ADX-AXI

Manufacturer Part Number
CY7C924ADX-AXI
Description
IC TXRX HOTLINK 100LQFP
Manufacturer
Cypress Semiconductor Corp
Series
HOTlink™r
Type
Transceiverr
Datasheet

Specifications of CY7C924ADX-AXI

Package / Case
100-LQFP
Protocol
Fibre Channel
Voltage - Supply
4.5 V ~ 5.5 V
Mounting Type
Surface Mount
Product
Framer
Number Of Transceivers
1
Data Rate
622 Mbps
Supply Voltage (max)
5.5 V
Supply Voltage (min)
4.5 V
Supply Current (max)
250 mA
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Operating Supply Voltage (typ)
5V
Screening Level
Industrial
Pin Count
100
Mounting
Surface Mount
Package Type
TQFP
Operating Supply Voltage (min)
4.5V
Operating Supply Voltage (max)
5.5V
Operating Temperature (min)
-40C
Operating Temperature (max)
85C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Drivers/receivers
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C924ADX-AXI
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Document #: 38-02008 Rev. *E
CY7C924ADX Receiver TTL Switching Characteristics, FIFO Enabled
CY7C924ADX Transmitter TTL Switching Characteristics, FIFO Bypassed
Note
11. Parallel data output specifications are only valid if all outputs are loaded with similar DC and AC loads.
f
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
RIS
RXCLKIP
RXCPWH
RXCPWL
RXCLKIR
RXCLKIF
RXENS
RXENH
RXRSS
RXRSH
RXAMS
RXAMH
RXA
RXZA
RXOE
RXAZ
TRA
REFDS
REFDH
REFENS
REFENH
REFAMS
REFAMH
REFZA
REFOE
REFAZ
Parameter
Parameter
[11]
[11]
[11]
[11]
[8]
[8]
RXCLK Clock Cycle Frequency With Receive FIFO Enabled
RXCLK Input Period
RXCLK Input HIGH Time
RXCLK Input LOW Time
RXCLK Input Rise Time
RXCLK Input Fall Time
Receive Enable Setup Time to RXCLK↑
Receive Enable Hold Time from RXCLK↑
Receive FIFO Reset (RXRXT*) Setup Time to RXCLK↑
Receive FIFO Reset (RXRXT*) Hold Time from RXCLK↑
Receive Address Match (AM*) Setup Time to RXCLK↑
Receive Address Match (AM*) Hold Time from RXCLK↑
Flag and Data Access Time from RXCLK↑ to Output
Sample of AM* LOW by RXCLK↑, Output High-Z to Active HIGH or LOW,
or Sample of RXEN* Asserted by RXCLK↑, Output High-Z to Active HIGH or LOW
Sample of AM* LOW by RXCLK↑ to Output Valid,
or Sample of RXEN* Asserted by RXCLK↑ to RXDATA Outputs Valid
Sample of AM* HIGH by RXCLK↑ to Output in High-Z,
or Sample of RXEN* Deasserted by RXCLK↑ to RXDATA Outputs in High-Z
Flag Access Time From REFCLK↑ to Output
Write Data Set-Up Time to REFCLK↑
Write Data Hold Time from REFCLK↑
Transmit Enable Setup Time to REFCLK↑
Transmit Enable Hold Time from REFCLK↑
Transmit Address Match (AM*) Setup Time to REFCLK↑
Transmit Address Match (AM*) Hold Time from REFCLK↑
Sample of AM* LOW by REFCLK↑, Output High-Z to Active HIGH or LOW
Sample of AM* LOW by REFCLK↑ to Flag Output Valid
Sample of AM* HIGH by REFCLK↑ to Flag Output High-Z
[10]
[10]
Description
Description
[11]
[11]
Over the Operating Range
Over the Operating Range
CY7C924ADX
Min
Min
6.5
6.5
0.7
0.7
1.5
1.5
1.5
1.5
1.5
20
2
4
2
4
2
4
2
0
4
1
4
1
4
1
0
Page 28 of 58
Max
Max
50
20
20
15
20
20
15
5
5
MHz
Unit
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
[+] Feedback

Related parts for CY7C924ADX-AXI