ADV7184BSTZ Analog Devices Inc, ADV7184BSTZ Datasheet - Page 79

IC DECODER VID SDTV MULTI 80LQFP

ADV7184BSTZ

Manufacturer Part Number
ADV7184BSTZ
Description
IC DECODER VID SDTV MULTI 80LQFP
Manufacturer
Analog Devices Inc
Type
Video Decoderr
Datasheets

Specifications of ADV7184BSTZ

Applications
Projectors, Recorders, Security
Voltage - Supply, Analog
3.15 V ~ 3.45 V
Voltage - Supply, Digital
1.65 V ~ 2 V
Mounting Type
Surface Mount
Package / Case
80-LQFP
Resolution (bits)
10bit
Adc Sample Rate
54MSPS
Power Dissipation Pd
550mW
No. Of Input Channels
12
Supply Voltage Range
1.65V To 2V, 3V To 3.6V
Operating Temperature Range
-40°C To +85°C
Tv /
RoHS Compliant
Input Format
Analogue
Output Format
Digital
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADV7184BSTZ
Manufacturer:
Analog Devices Inc
Quantity:
10 000
PIXEL PORT CONFIGURATION
The ADV7184 has a very flexible pixel port that can be config-
ured in a variety of formats to accommodate downstream ICs.
Table 101 and Table 102 summarize the various functions that
the ADV7184 pins can have in different modes of operation.
The order of components, for example, the order of Cr and Cb,
on the output pixel bus can be changed. Refer to the SWPC,
Swap Pixel Cr/Cb, Address 0x27 [7] section. Table 101 indicates
the default positions for the Cr/Cb components.
PIXEL PORT–RELATED CONTROLS
OF_SEL [3:0], Output Format Selection, Address 0x03 [5:2]
The modes in which the ADV7184 pixel port can be configured
are controlled by OF_SEL [3:0]. See Table 102 for details.
The default LLC frequency output on the LLC1 pin is approxi-
mately 27 MHz. For modes that operate with a nominal data
rate of 13.5 MHz (0001, 0010), the clock frequency on the
LLC1 pin stays at the higher rate of 27 MHz. For information
on outputting the nominal 13.5 MHz clock on the LLC1
pin, see the LLC_PAD_SEL [2:0], LLC1 Output Selection,
Address 0x8F [6:4] section.
Table 101. P15 to P0 Output/Input Pin Mapping
Processor, Format, and Mode
Video Output, 8-Bit, 4:2:2
Video Output, 16-Bit, 4:2:2
Table 102. Standard Definition Pixel Port Modes
OF_SEL [3:0]
0010
0011 (default)
0110 to 1111
Format
16-Bit at LLC2 4:2:2
8-Bit at LLC1 4:2:2
Reserved
15
14
13
YCrCb [7:0]
12
Y [7:0]
P [15:8]
YCrCb [7:0] (default)
Y [7:0]
Rev. A | Page 79 of 112
11
10
Output of Data Port Pins P [15:0]
SWPC, Swap Pixel Cr/Cb, Address 0x27 [7]
0 (default)—No swapping is allowed.
1—The Cr and Cb values can be swapped.
LLC_PAD_SEL [2:0], LLC1 Output Selection,
Address 0x8F [6:4]
The following I
(nominally at 27 MHz) and LLC2 (nominally at 13.5 MHz).
The LLC2 signal is useful for LLC2-compatible wide bus
(16-bit) output modes. See the OF_SEL [3:0], Output Format
Selection, Address 0x03 [5:2] section for additional information.
The LLC2 signal and data on the data bus are synchronized. By
default, the rising edge of LLC1/LLC2 is aligned with the Y data;
the falling edge occurs when the data bus holds C data. The polarity
of the clock, and therefore the Y/C assignments for the clock edges,
can be altered by using the polarity LLC pin.
000 (default)—The output is nominally 27 MHz LLC on the
LLC1 pin.
101—The output is nominally 13.5 MHz LLC on the LLC1 pin.
9
8
Pixel Port Pins P [15:0]
Reserved—do not use
7
2
C write allows the user to select between LLC1
6
P [7:0]
CrCb [7:0]
Three-state
5
4
CrCb [7:0]
3
2
ADV7184
1
0

Related parts for ADV7184BSTZ