AD9845BJSTZ Analog Devices Inc, AD9845BJSTZ Datasheet - Page 7

IC CCD SIGNAL PROC 12BIT 48-LQFP

AD9845BJSTZ

Manufacturer Part Number
AD9845BJSTZ
Description
IC CCD SIGNAL PROC 12BIT 48-LQFP
Manufacturer
Analog Devices Inc
Type
CCD Signal Processor, 12-Bitr
Datasheet

Specifications of AD9845BJSTZ

Input Type
Logic
Output Type
Logic
Interface
3-Wire Serial
Mounting Type
Surface Mount
Package / Case
48-LQFP
Supply Voltage Range
2.7V To 3.6V
Ic Mounting
SMD
Tv / Video Case Style
LFCSP
No. Of Pins
48
Msl
MSL 3 - 168 Hours
Termination Type
SMD
Sample Rate
30MSPS
Data Interface
3-Wire, Serial
Filter Terminals
SMD
Rohs Compliant
Yes
Digital Ic Case Style
LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Current - Supply
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD9845BJSTZ
Manufacturer:
AD
Quantity:
560
Part Number:
AD9845BJSTZ
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
AD9845BJSTZRL
Manufacturer:
Analog Devices Inc
Quantity:
10 000
DEFINITIONS OF SPECIFICATIONS
Differential Nonlinearity (DNL)
An ideal ADC exhibits code transitions that are exactly 1 LSB
apart. DNL is the deviation from this ideal value. Thus, every code
must have a finite width. No missing codes guaranteed to 12-bit
resolution indicates that all 4096 codes, must be present over
all operating conditions.
Peak Nonlinearity
Peak nonlinearity, a full signal chain specification, refers to
the peak deviation of the output of the AD9845B from a true
straight line. The point used as “zero scale” occurs 1/2 LSB
before the first code transition. “Positive full scale” is defined as a
Level 1, 1/2 LSB beyond the last code transition. The deviation is
measured from the middle of each particular output code to the
true straight line. The error is then expressed as a percentage of the
2 V ADC full-scale signal. The input signal is always appropriately
gained up to fill the ADC’s full-scale range.
Total Output Noise
The rms output noise is measured using histogram techniques.
The standard deviation of the ADC output codes is calculated
EQUIVALENT INPUT CIRCUITS
REV. B
THREE-
Figure 1. Digital Inputs—SHP, SHD, DATACLK, CLPOB,
CLPDM, HD, VD, PBLK, SCK, and SL
STATE
DATA
Figure 2. Data Outputs—D0–D11
330
DVDD
DVSS
DVDD
DVSS
DRVDD
DRVSS
DOUT
–7–
in LSB and represents the rms noise level of the total signal
chain at the specified gain setting. The output noise can be
converted to an equivalent voltage using the relationship
where N is the bit resolution of the ADC. For the AD9845B,
1 LSB is approximately 488 mV.
Power Supply Rejection (PSR)
The PSR is measured with a step change applied to the supply
pins. This represents a high frequency disturbance on the
AD9845B’s power supply. The PSR specification is calculated
from the change in the data outputs for a given step change in
the supply voltage.
Internal Delay for SHP/SHD
The internal delay (also called aperture delay) is the time delay
that occurs from when a sampling edge is applied to the AD9845B
until the actual sample of the input signal is held. Both SHP and
SHD sample the input signal during the transition from low to
high, so the internal delay is measured from each clock’s rising
edge to the instant the actual internal sample is taken.
RNW
1 LSB = (ADC Full Scale/2
Figure 4. SDATA (Pin 45)
Figure 3. CCDIN (Pin 30)
DVSS
DVDD
AVDD
AVSS
DATA OUT
DATA IN
DVSS
N
ACVSS
codes)
330
AD9845B
DVDD
DVSS

Related parts for AD9845BJSTZ