Z1601720ASG1868 Zilog, Z1601720ASG1868 Datasheet - Page 68

no-image

Z1601720ASG1868

Manufacturer Part Number
Z1601720ASG1868
Description
IC PCMCIA INTERFACE 100-VQFP
Manufacturer
Zilog

Specifications of Z1601720ASG1868

Applications
*
Interface
*
Voltage - Supply
*
Package / Case
100-LQFP
Mounting Type
Surface Mount
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z1601720ASG1868
Manufacturer:
Zilog
Quantity:
10 000
54
EEPROM Register
Address: SELECT 10h
Name: Window 1 Control Register
Type: Write/Read
Table 30.
PS012002-1201
Bit Placement
Bit 0
Bit 1
Bit 2
Bit 3
Bit 4
Bit 5
Bits 7-6
Z86017/Z16017 PCMCIA Interface Solution
Product Specification
Window 1 Control Register: Address 10h
Bit Name
DIS_PAC1
EN_PAC1_MEM
EN_PAC1_16
READ_PROTECT
EN_PAC1_ADDR_COMP
EN_PAC1_HCS
Description
When this bit is set to 1, the Port 1 Address Control and
decoder are disabled.
When this bit is set to 1, Memory Mode decoder is
enabled. When cleared, I/O mode is enabled.
When this bit is set, data swapping is provided internal to
the chip during data reads from the low byte of the ATA
bus to the PCMCIA bus high byte, and from the high byte
of the PCMCIA bus to the low byte of the ATA bus during
data writes. When cleared, it is high byte to high byte and
low byte to low byte.
Allows two cards at the same address to be read. When this
bit is set, it prevents the PCMCIA bus from going active.
When this bit is set, use address compare logic; when it is
cleared, acknowledge all PCMCIA chip selects.
When this bit is set, HCS1 is used as an external chip
select. When this bit is cleared, HCS0 is used as an
external chip select. Also see Registers 02h and 03h
(Table 14 and Table 19).
Number of wait states (in Master Clock periods) inserted
on the PCMCIA bus.
00 = 0xTpmclkin (no wait states)
01 = 3x Tpmclkin
10 = 5x Tpmclkin
11 = 7x Tpmclkin
Programming Internal Registers

Related parts for Z1601720ASG1868