MT4LSDT1664HY-133D1 Micron Technology Inc, MT4LSDT1664HY-133D1 Datasheet - Page 22

no-image

MT4LSDT1664HY-133D1

Manufacturer Part Number
MT4LSDT1664HY-133D1
Description
MODULE SDRAM 128MB 144SODIMM
Manufacturer
Micron Technology Inc
Series
-r
Datasheet

Specifications of MT4LSDT1664HY-133D1

Memory Type
SDRAM
Memory Size
128MB
Speed
133MHz
Features
-
Package / Case
144-SODIMM
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT4LSDT1664HY-133D1
Manufacturer:
3M
Quantity:
5
Serial Presence-Detect
SPD Clock and Data Conventions
SPD Start Condition
SPD Stop Condition
SPD Acknowledge
Figure 6:
PDF: 09005aef8078bc7c/Source: 09005aef8078bcd3
SD4C4_8_16X64AG.fm - Rev. D 1/07 EN
Data Validity
Data states on the SDA line can change only during SCL LOW. SDA state changes during
SCL HIGH are reserved for indicating start and stop conditions, as indicated in Figure 6
on page 22 and Figure 7 on page 23.
All commands are preceded by the start condition, which is a HIGH-to-LOW transition
of SDA when SCL is HIGH. The SPD device continuously monitors the SDA and SCL
lines for the start condition and will not respond to any command until this condition
has been met.
All communications are terminated by a stop condition, which is a LOW-to-HIGH tran-
sition of SDA when SCL is HIGH. The stop condition is also used to place the SPD device
into standby power mode.
Acknowledge is a software convention used to indicate successful data transfers. The
transmitting device, either master or slave, will release the bus after transmitting eight
bits. During the ninth clock cycle, the receiver will pull the SDA line LOW to acknowledge
that it received the eight bits of data, as indicated in Figure 8 on page 23.
The SPD device will always respond with an acknowledge after recognition of a start
condition and its slave address. If both the device and a WRITE operation have been
selected, the SPD device will respond with an acknowledge after the receipt of each
subsequent eight-bit word. In the read mode, the SPD device will transmit eight bits of
data, release the SDA line, and monitor the line for an acknowledge. If an acknowledge is
detected and no stop condition is generated by the master, the slave will continue to
transmit data. If an acknowledge is not detected, the slave will terminate further data
transmissions and await the stop condition to return to standby power mode.
SDA
SCL
DATA STABLE
32MB, 64MB, 128MB (x64, SR) 168-Pin SDRAM UDIMM
DATA
CHANGE
22
DATA STABLE
Micron Technology, Inc., reserves the right to change products or specifications without notice.
Serial Presence-Detect
©2002 Micron Technology, Inc. All rights reserved.

Related parts for MT4LSDT1664HY-133D1