IMIC9530CT Cypress Semiconductor Corp, IMIC9530CT Datasheet - Page 3

no-image

IMIC9530CT

Manufacturer Part Number
IMIC9530CT
Description
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of IMIC9530CT

Function
Clock Generator
Operating Temperature (max)
70C
Operating Temperature (min)
0C
Package Type
TSSOP
Pin Count
48
Mounting
Surface Mount
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IMIC9530CT
Quantity:
20 023
Document #: 38-07033 Rev. *C
Serial Data Interface
To enhance the flexibility and function of the clock synthesizer,
a two-signal serial interface is provided. Through the Serial
Data Interface, various device functions, such as individual
clock output buffers, can be individually enabled or disabled.
The registers associated with the Serial Data Interface
initialize to their default setting upon power-up, and therefore
use of this interface is optional. Clock device register changes
are normally made upon system initialization, if any are
required.
Data Protocol
The clock driver serial protocol accepts block write a opera-
tions from the controller. The bytes must be accessed in
sequential order from lowest to highest byte (most significant
bit first) with the ability to stop after any complete byte has
been transferred. The C9530 does not support the Block Read
function.
The block write protocol is outlined in Table 2. The addresses
are listed in Table 3.
Table 3. SMBus Address Selection Table
Serial Control Registers
Byte 0: Function Select Register
SMBus Address of the Device
Bit
7
6
5
4
3
2
@Pup
1
0
1
0
0
0
DC
DE
DA
D8
D6
D4
D0
D2
TESTEN
SSSEL
Name
SSEN
S1
S0
Test Mode Enable.
1 = Normal operation, 0 = Test mode
Spread Spectrum modulation control bit (effective only when Bit 0 of this register is set to
a 0) 0 = OFF, 1= ON
SSCG Spread width select. 1 = 0.5%, 0 = 1.0% See Table 4 below for clarification
SB1 Bank MSB frequency control bit (effective only when Bit 0 of this register is set to a 0)
SB0 Bank LSB frequency control bit (effective only when Bit 0 of this register is set to a 0)
SA1 Bank MSB frequency control bit (effective only when Bit 0 of this register is set to a 0)
IA0 Bit (Pin 10)
0
1
0
1
0
1
0
1
Table 2. Block Read and Block Write Protocol
11:18
20:27
29:36
38:45
Bit
2:8
10
19
28
37
46
....
....
....
....
....
....
1
9
IA1 Bit (Pin 11)
Description
Start
Slave address – 7 bits
Write = 0
Acknowledge from slave
Command Code – 8 bits
‘00000000’ stands for block operation
Acknowledge from slave
Byte Count – 8 bits
Acknowledge from slave
Data byte 1 – 8 bits
Acknowledge from slave
Data byte 2 – 8 bits
Acknowledge from slave
......................
Data Byte (N–1) – 8 bits
Acknowledge from slave
Data Byte N – 8 bits
Acknowledge from slave
Stop
0
0
1
1
0
0
1
1
Block Write Protocol
Description
IA2 Bit (Pin 12)
0
0
0
0
1
1
1
1
Page 3 of 11
C9530
[+] Feedback

Related parts for IMIC9530CT