SST49LF080A-33-4C-NH Microchip Technology, SST49LF080A-33-4C-NH Datasheet - Page 13

Flash 1M X 8 33MHz

SST49LF080A-33-4C-NH

Manufacturer Part Number
SST49LF080A-33-4C-NH
Description
Flash 1M X 8 33MHz
Manufacturer
Microchip Technology
Datasheet

Specifications of SST49LF080A-33-4C-NH

Data Bus Width
8 bit
Memory Type
NAND
Memory Size
8 Mbit
Architecture
Sectored
Interface Type
LPC
Access Time
33 ns
Supply Voltage (max)
3.6 V
Supply Voltage (min)
3 V
Maximum Operating Current
12 mA
Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Package / Case
PLCC-32
Organization
1024 KB x 8
Lead Free Status / Rohs Status
No RoHS Version Available

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SST49LF080A-33-4C-NH
Manufacturer:
SST
Quantity:
30
Part Number:
SST49LF080A-33-4C-NH
Manufacturer:
SST
Quantity:
20 000
Part Number:
SST49LF080A-33-4C-NHE
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
SST49LF080A-33-4C-NHE
Manufacturer:
ALTERA
0
Part Number:
SST49LF080A-33-4C-NHE
Manufacturer:
SST
Quantity:
20 000
Company:
Part Number:
SST49LF080A-33-4C-NHE
Quantity:
349
Company:
Part Number:
SST49LF080A-33-4C-NHE
Quantity:
66
Part Number:
SST49LF080A-33-4C-NHE-T
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
SST49LF080A-33-4C-NHE-T
Manufacturer:
SST
Quantity:
20 000
8 Mbit LPC Flash
SST49LF080A
TABLE 6: LPC Write Cycle
©2006 Silicon Storage Technology, Inc.
LFRAME#
LAD[3:0]
FIGURE 6: LPC Write Cycle Waveform
1. Field contents are valid on the rising edge of the present clock cycle.
Clock
Cycle
LCLK
3-10
CE#
11
12
13
14
15
16
17
1
2
CYCTYPE +
ADDRESS
START
Name
SYNC
Field
DATA
DATA
TAR0
TAR1
TAR0
TAR1
DIR
1 Clock 1 Clock
Start
0000b
CYCTYPE
011Xb
DIR
+
Field Contents
1111 (float)
1111 (float)
LAD[3:0]
A[31:28] A[27:24]
YYYY
ZZZZ
ZZZZ
011X
0000
1111
0000
1111
1
A[23:20]
Load Address in 8 Clocks
OUT then Float
Float then OUT The SST49LF080A takes control of the bus during this
IN then Float
Float then IN
Address
A[19:16]
Direction
LAD[3:0]
OUT
IN
IN
IN
IN
IN
A[15:12]
13
A[11:8]
Comments
LFRAME# must be active (low) for the part to respond.
Only the last start field (before LFRAME# transitions
high) should be recognized.
Indicates the type of cycle. Bits 3:2 must be “01b” for
memory cycle. Bit 1 indicates the type of transfer “1”
for Write. Bit 0 is reserved.
Address Phase for Memory Cycle. LPC protocol sup-
ports a 32-bit address phase. YYYY is one nibble of
the entire address. Addresses are transferred most-
significant nibble first. See Table 3 for address bits def-
inition and Table 4 for valid memory address range.
This field is the least-significant nibble of the data byte.
This field is the most-significant nibble of the data byte.
In this clock cycle, the host has driven the bus to all ‘1’s
and then floats the bus. This is the first part of the bus
“turnaround cycle.”
cycle.
The SST49LF080A outputs the values 0000, indicat-
ing that it has received data or a flash command.
bus to all ‘1’s and then floats the bus. This is the first
part of the bus “turnaround cycle.”
Host resumes control of the bus during this cycle.
In this clock cycle, the SST49LF080A has driven the
A[7:4]
A[3:0]
Load Data in 2 Clocks
Data
D[3:0]
Data
D[7:4]
TAR0
1111b Tri-State
2 Clocks
TAR1
1 Clock
S71235-02-000
0000b
Sync
Data Sheet
1235 F05.0
TAR
T6.0 1235
5/06

Related parts for SST49LF080A-33-4C-NH