MT8964AE Zarlink, MT8964AE Datasheet - Page 7

no-image

MT8964AE

Manufacturer Part Number
MT8964AE
Description
Audio Codec 1ADC / 1DAC 8-Bit 18-Pin PDIP Tube
Manufacturer
Zarlink
Type
PCMr
Datasheet

Specifications of MT8964AE

Package
18PDIP
Adc/dac Resolution
8 Bit
Number Of Channels
1ADC /1 DAC
Number Of Adc Inputs
2
Number Of Dacs
1
Operating Supply Voltage
±5 V

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT8964AE
Manufacturer:
ZIM
Quantity:
5 510
Part Number:
MT8964AE
Manufacturer:
ZARLINK
Quantity:
20 000
Since a single clock frequency of 2.048 MHz is required, all digital data is input and output at this rate. DSTo,
therefore, assumes a high impedance state for all but 3.9 µs of the 125 µs frame. Similarly, DSTi input data is valid
for only 3.9 µs.
Digital Control Functions
CSTi is a digital input (levels GNDD to V
three different modes depending on the logic levels applied to the Control Address input (CA) and chip enable input
(F1i) (see Table 1).
Mode 1
CA=-5V (V
The filter/codec is in normal operation with nominal transmit and receive gain of 0dB. The SD outputs are in their
active states and the test modes cannot be entered.
A state of powerdown is forced upon the chip whereby DSTo becomes high impedance, V
and all analog sections have power removed.
Mode 2
CA= -5V (V
CSTi accepts a serial data stream synchronously with DSTi (i.e., it accepts an eight-bit serial word in a 3.9 µs
timeslot, updated every 125 µs, and is specified identically to DSTi for timing considerations). This eight-bit control
word is entered into Control Register A and enables programming of the following functions: transmit and receive
gain, powerdown, loopback. Register B is reset to zero and the SD outputs assume their inactive state. Test modes
cannot be entered.
Mode 3
CA=0V (GNDD); CSTi receives an eight-bit control word
As in Mode 2, the control word enters Register A and the aforementioned functions are controlled. In this mode,
however, Register B is not reset, thus not affecting the states of the SD outputs.
CA=+5V (V
In this case the control word is transferred into Register B. Register A is unaffected. The input and output of PCM
data is inhibited.
The contents of Register B controls the six uncommitted outputs SD0-SD5 (four outputs, SD0-SD3, on
MT8960/61/64/65 versions of chip) and also provide entry into one of the three test modes of the chip.
Note: For Modes 1 and 2, F1i must be at logic low for one period of 3.9 µs, in each 125 µs cycle, when PCM data
is being input and output, and the control word at CSTi enters Register A. For Mode 3, F1i must be at a logic low for
two periods of 3.9 µs, in each 125 µs cycle. In the first period, CA must be at GNDD or V
period CA must be high (V
CA = -5V (V
EE
EE
DD
EE
); CSTi=0V (GNDD)
); CSTi receives an eight-bit control word
); CSTi receives an 8-bit control word
); CSTi = +5V (V
DD)
.
DD
)
MT8960/61/62/63/64/65/66/67
DD
) which is used to control the function of the filter/codec. It operates in
Zarlink Semiconductor Inc.
7
R
is connected to GNDA
EE
, and in the second
Data Sheet

Related parts for MT8964AE