DS2156L+ Maxim Integrated Products, DS2156L+ Datasheet - Page 8

IC TXRX T1/E1/J1 1-CHIP 100-LQFP

DS2156L+

Manufacturer Part Number
DS2156L+
Description
IC TXRX T1/E1/J1 1-CHIP 100-LQFP
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of DS2156L+

Function
Single-Chip Transceiver
Interface
E1, J1, T1, TDM, UTOPIA II
Number Of Circuits
1
Voltage - Supply
3.14 V ~ 3.47 V
Current - Supply
75mA
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
100-LQFP
Includes
BERT Generator and Detector, CMI Coder and Decoder, HDLC Controller
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Power (watts)
-
DS2156
LIST OF TABLES
Table 3-A. Pin Description Sorted by Pin Number (TDM Backplane Enabled) ........................................ 34
Table 3-B. Pin Description Sorted by Pin Number (UTOPIA Backplane Enabled)................................... 36
Table 4-A. Register Map Sorted by Address ............................................................................................ 39
Table 4-B. UTOPIA Register Map ............................................................................................................ 45
Table 8-A. T1 Alarm Criteria..................................................................................................................... 61
Table 9-A. E1 Sync/Resync Criteria ......................................................................................................... 63
Table 9-B. E1 Alarm Criteria..................................................................................................................... 68
Table 13-A. T1 Line Code Violation Counting Options ............................................................................. 83
Table 13-B. E1 Line-Code Violation Counting Options ............................................................................83
Table 13-C. T1 Path Code Violation Counting Arrangements .................................................................. 85
Table 13-D. T1 Frames Out-of-Sync Counting Arrangements ................................................................. 86
Table 15-A. Time Slot Numbering Schemes ............................................................................................ 97
Table 16-A. Idle-Code Array Address Mapping...................................................................................... 103
Table 16-B. GRIC and GTIC Functions .................................................................................................. 105
Table 18-A. Elastic Store Delay After Initialization ................................................................................. 115
Table 22-A. HDLC Controller Registers ................................................................................................. 134
Table 23-A. Transformer Specifications ................................................................................................. 163
Table 24-A. UTOPIA Clock Mode Configuration ....................................................................................170
Table 27-A. Transmit Error-Insertion Setup Sequence .......................................................................... 211
Table 27-B. Error Insertion Examples .................................................................................................... 213
Table 33-A. Instruction Codes for IEEE 1149.1 Architecture ................................................................. 229
Table 33-B. ID Code Structure ............................................................................................................... 230
Table 33-C. Device ID Codes................................................................................................................. 230
Table 33-D. Boundary Scan Control Bits................................................................................................ 231
8 of 265

Related parts for DS2156L+