RC28F320J3F75A Micron Technology Inc, RC28F320J3F75A Datasheet - Page 20

no-image

RC28F320J3F75A

Manufacturer Part Number
RC28F320J3F75A
Description
Manufacturer
Micron Technology Inc
Datasheet

Specifications of RC28F320J3F75A

Lead Free Status / Rohs Status
Supplier Unconfirmed

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
RC28F320J3F75A
Manufacturer:
MIC
Quantity:
233
Part Number:
RC28F320J3F75A
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Table 6:
Note:
1.
5.3.2
5.4
Datasheet
20
Power Supply
V
V
Voltage
V
CCQ(min)
Power supplies connected or sequenced together.
PEN(min)
CC(min)
Power-Up/Down Sequence
Device inputs must not be driven until all supply voltages reach their minimum range.
RP# should be low during power transitions.
Power Supply Decoupling
When the device is enabled, many internal conditions change. Circuits are energized,
charge pumps are switched on, and internal voltage nodes are ramped. All of this
internal activities produce transient signals. The magnitude of the transient signals
depends on the device and system loading. To minimize the effect of these transient
signals, a 0.1 µF ceramic capacitor is required across each VCC/VSS and VCCQ signal.
Capacitors should be placed as close as possible to device connections.
Additionally, for every eight flash devices, a 4.7 µF electrolytic capacitor should be
placed between VCC and VSS at the power supply connection. This 4.7 µF capacitor
should help overcome voltage slumps caused by PCB trace inductance.
Reset
By holding the flash device in reset during power-up and power-down transitions,
invalid bus conditions may be masked. The flash device enters reset mode when RP# is
driven low. In reset, internal flash circuitry is disabled and outputs are placed in a high-
impedance state. After return from reset, a certain amount of time is required before
the flash device is able to perform normal operations. After return from reset, the flash
device defaults to asynchronous page mode. If RP# is driven low during a program or
erase operation, the program or erase operation will be aborted and the memory
contents at the aborted block or address are no longer valid. See
Waveform for Reset Operation” on page 28
timings.
2nd
3rd
1st
2nd
Power-Up Sequence
1st
(1)
Numonyx
1st
2nd
(1)
®
Sequencing not
Embedded Flash Memory (J3 65 nm) Single Bit per Cell (SBC)
required
(1)
for detailed information regarding reset
2nd
3rd
1st
Power-Down Sequence
1st
2nd
(1)
Figure 12, “AC
2nd
1st
(1)
Sequencing not
required
208032-03
Jan 2011
(1)

Related parts for RC28F320J3F75A