AD5764R Analog Devices, AD5764R Datasheet - Page 25

no-image

AD5764R

Manufacturer Part Number
AD5764R
Description
Complete Quad, 16-Bit, High Accuracy, Serial Input, Bipolar Voltage Output DAC
Manufacturer
Analog Devices
Datasheet

Specifications of AD5764R

Resolution (bits)
16bit
Dac Update Rate
1MSPS
Dac Settling Time
8µs
Max Pos Supply (v)
+16.5V
Single-supply
No
Dac Type
Voltage Out
Dac Input Format
Ser,SPI

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD5764RBSUZ
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
AD5764RBSUZ-REEL7
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
AD5764RCSUZ
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
AD5764RCSUZ-REEL7
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Data Sheet
DATA REGISTER
The data register is addressed by setting the three REG bits to 010. The DAC address bits select the DAC channel with which the data
transfer takes place (see Table 10). The data bits are positioned in DB15 to DB0, as shown in Table 13.
Table 13. Programming the Data Register
REG2
0
COARSE GAIN REGISTER
The coarse gain register is addressed by setting the three REG bits to 011. The DAC address bits select the DAC channel with which the
data transfer takes place (see Table 10). The coarse gain register is a 2-bit register that allows the user to select the output range of each
DAC, as shown in Table 15.
Table 14. Programming the Coarse Gain Register
Table 15. Output Range Selection
Output Range
±10 V (Default)
±10.2564 V
±10.5263 V
FINE GAIN REGISTER
The fine gain register is addressed by setting the three REG bits to 100. The DAC address bits select the DAC channel with which the data
transfer takes place (see Table 10). The
channel by −32 LSBs to +31 LSBs in 1 LSB steps, as shown in Table 16 and Table 17. The adjustment is made to both the positive full-scale
points and the negative full-scale points simultaneously, with each point adjusted by one-half of one step. The fine gain register coding is
twos complement.
Table 16. Programming the Fine Gain Register
1
Table 17. Fine Gain Register Options
Gain Adjustment
+31 LSBs
+30 LSBs
No Adjustment (Default)
−31 LSBs
−32 LSBs
REG2
REG2
0
0
REG1
REG1
1
REG1
0
1
REG0
FG5
0
0
0
1
1
A2
REG0
1
REG0
0
AD5764R
DAC address
A1
fine gain register is a 6-bit register that allows the user to adjust the gain of each DAC
A2
FG4
1
1
0
0
0
A0
DAC address
A2
CG1
0
0
1
Rev. D | Page 25 of 32
A1
DB15 to DB6
Don’t care
DAC address
FG3
1
1
0
0
0
A1
A0
A0
FG2
1
1
0
0
0
DB5
FG5
DB15 to DB2
Don’t care
DB4
FG4
FG1
1
1
0
0
0
DB3
FG3
CG0
0
1
0
16-bit DAC data
DB15 to DB0
DB2
FG2
DB1
CG1
FG0
1
0
0
1
0
DB1
AD5764R
FG1
DB0
CG0
DB0
FG0

Related parts for AD5764R