ST92124V1Q-Auto STMicroelectronics, ST92124V1Q-Auto Datasheet - Page 122

no-image

ST92124V1Q-Auto

Manufacturer Part Number
ST92124V1Q-Auto
Description
8-bit MCU for automotive
Manufacturer
STMicroelectronics
Datasheet

Specifications of ST92124V1Q-Auto

Internal Memory
Single Voltage FLASH up to 256 Kbytes, RAM up to 8Kbytes, 1K byte E3 TM (Emulated EEPROM)
Minimum Instruction Time
83 ns (24 MHz int. clock)
ST92124xxx-Auto/150xxxxx-Auto/250xxxx-Auto
6.3 DMA TRANSACTIONS
The purpose of an on-chip DMA channel is to
transfer a block of data between a peripheral and
the Register File, or Memory. Each DMA transfer
consists of three operations:
– A load from/to the peripheral data register to/
– A post-increment of the DMA Address Register
– A post-decrement of the DMA transaction coun-
If the DMA transaction is carried out between the
peripheral and the Register File
register is required to hold the DMA Address, and
one to hold the DMA transaction counter. These
two registers must be located in the Register File:
the DMA Address Register in the even address
Figure 57. DMA Between Register File and Peripheral
122/430
9
from a location of Register File (or Memory) ad-
dressed through the DMA Address Register (or
Register pair)
(or Register pair)
ter, which contains the number of transactions
that have still to be performed.
PAGED REGISTERS
PERIPHERAL
DCPR
DAPR
DATA
IDCR
IVR
TABLE
DMA
FFh
F0h
EFh
E0h
DFh
(Figure
TRANSFERRED
REGISTER FILE
REGISTERS
REGISTERS
COUNTER
ADDRESS
ALREADY
57), one
SYSTEM
PAGED
DMA
DATA
DMA
register, and the DMA Transaction Counter in the
next register (odd address). They are pointed to by
the DMA Transaction Counter Pointer Register
(DCPR), located in the peripheral’s paged regis-
ters. In order to select a DMA transaction with the
Register File, the control bit DCPR.RM (bit 0 of
DCPR) must be set.
If the transaction is made between the peripheral
and Memory, a register pair (16 bits) is required
for the DMA Address and the DMA Transaction
Counter
be located in the Register File.
The DMA Transaction Counter is pointed to by the
DMA Transaction Counter Pointer Register
(DCPR), the DMA Address is pointed to by the
DMA Address Pointer Register (DAPR),both
DCPR and DAPR are located in the paged regis-
ters of the peripheral.
000000h
000100h
(Figure
SERVICE ROUTINE
END OF BLOCK
58). Thus, two register pairs must
ISR ADDRESS
INTERRUPT
MEMORY
VECTOR
TABLE

Related parts for ST92124V1Q-Auto