CS61535A Cirrus Logic, Inc., CS61535A Datasheet - Page 19

no-image

CS61535A

Manufacturer Part Number
CS61535A
Description
T1-E1 Line Interface Unit for PCM applications
Manufacturer
Cirrus Logic, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS61535A
Quantity:
5 510
Part Number:
CS61535A
Manufacturer:
AD
Quantity:
5 510
Part Number:
CS61535A-IL
Manufacturer:
CRYSTAL
Quantity:
11 698
Part Number:
CS61535A-IL1
Quantity:
5 510
Part Number:
CS61535A-IL1
Manufacturer:
CRYSTAL
Quantity:
494
Company:
Part Number:
CS61535A-IL1
Quantity:
258
Company:
Part Number:
CS61535A-IL1.
Quantity:
264
Part Number:
CS61535A-IL12
Manufacturer:
CIRR
Quantity:
5 510
Part Number:
CS61535A-IL1R
Manufacturer:
CRYSTAL
Quantity:
20 000
Part Number:
CS61535A-IL1Z
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
CS61535A-IL1Z
Manufacturer:
CIRRUS
Quantity:
20 000
Part Number:
CS61535A-IL1ZR
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
CS61535A-IP1
Manufacturer:
CRYSTAL
Quantity:
675
Part Number:
CS61535A-IP1
Manufacturer:
CS
Quantity:
20 000
impedance state either after bit D7 is output or at
the end of the hold period of data bit D7.
An address/command byte, shown in Table 7,
precedes a data register. The first bit of the ad-
dress/command byte determines whether a read
or a write is requested. The next six bits contain
the address. The CS61535A responds to address
16 (0010000). The last bit is ignored.
The data register, shown in Table 8, can be writ-
ten to the serial port. Data is input on the eight
clock cycles immediately following the ad-
dress/command byte. Bits 0 and 1 are used to
clear an interrupt issued from the INT pin, which
occurs in response to a loss of signal or a problem
with the output driver. If bits 0 or 1 are true, the
corresponding interrupt is suppressed. So if a loss
of signal interrupt is cleared by writing a 1 to bit
0, the interrupt will be reenabled by writing a 0 to
bit 0. This holds for DPM as well.
Writing a "1" to either "Clear LOS" or "Clear
DPM" over the serial interface has three effects:
DS40F2
LSB: first bit in
MSB: last bit in 7
1) the current interrupt on the serial interface
will be cleared. (Note that simply reading the
register bits will not clear the interrupt),
2) output data bits 5, 6 and 7 will be reset as
appropriate,
3) future interrupts for the corresponding LOS
or DPM will be prevented from occuring).
Table 8. Input Data Register
0 clr LOS Clear Loss of Signal
1 clr DPM Clear Driver Performance Monitor
2
3
4
5 RLOOP Remote Loopback
6 LLOOP Local Loopback
TAOS Transmit All Ones Select
LEN0 Bit 0 - Line Length Select
LEN1 Bit 1 - Line Length Select
LEN2 Bit 2 - Line Lenght Select
Writing a "0" to either "Clear LOS" or "Clear
DPM" enables the corresponding interrupt for
LOS or DPM.
Output data from the serial interface is presented
as shown in Tables 9 and 10. Bits 2, 3 and 4 can
be read to verify line length selection. Bits 5, 6
and 7 must be decoded. Codes 101, 110 and 111
(bits 5, 6 and 7) indicate LOS and DPM state
changes. Writing a "1" to the "Clear LOS" and/or
"Clear DPM" bits in the register also resets status
bits 5, 6, and 7.
SDO goes to a high impedance state when not in
use. SDO and SDI may be tied together in appli-
cations where the host processor has a
bidirectional I/O port.
LSB: first bit in 0
0 0 0
0 0 1
0 1 0
0 1 1
1 0 0
1 0 1
1 1 0
1 1 1
5 6 7
Bits
Table 10. Coding for Serial Output Bits 5, 6, 7
Reset has occurred or no program input.
TAOS in effect.
LLOOP in effect.
TAOS/LLOOP in effect.
RLOOP in effect
DPM changed state since last "clear DPM"
occured.
LOS changed state since last "clear LOS"
occured.
LOS and DPM have changed state since
last "clear LOS" and "clear DPM".
Table 9. Output Data Bits 0 - 4
1
2
3
4
LEN0 Bit 0 - Line Length Select
LEN1 Bit 1 - Line Length Select
LEN2 Bit 2 - Line Lenght Select
DPM
LOS
Loss of Signal
Driver Performance Monitor
Status
CS61535A
19

Related parts for CS61535A