RTL8169S-32 ETC-unknow, RTL8169S-32 Datasheet - Page 14

no-image

RTL8169S-32

Manufacturer Part Number
RTL8169S-32
Description
Single-chip Gigabit Nic Ethernet Controller
Manufacturer
ETC-unknow
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
RTL8169S-32
Manufacturer:
REALTEK/瑞昱
Quantity:
20 000
Integrated Gigabit Ethernet Controller (NIC)
Symbol
PAR
M66EN
PERRB
SERRB
STOPB
PCIRSTB
ACK64B
REQ64B
PAR64
S/T/S
S/T/S
S/T/S
S/T/S
Type
O/D
T/S
T/S
I
I
(128QFP)
Pin No.
76
88
70
75
69
27
(233BGA)
Pin No.
M16
N15
T17
F17
P17
K2
R2
L3
L2
Description
Parity. This signal indicates even parity across
PCIADPIN31-0 and CBEB3-0 including the PAR pin. PAR
is stable and valid one clock after each address phase. For
data phase, PAR is stable and valid one clock after either
IRDYB is asserted on a write transaction or TRDYB is
asserted on a read transaction. Once PAR is valid, it remains
valid until one clock after the completion of the current data
phase. As a bus master, PAR is asserted during address and
write data phases. As a target, PAR is asserted during read
data phases.
66MHZ_ENABLE. This pin indicates to the device whether
the bus segment is operating at 66 or 33MHz. When this pin
(active high) is asserted, the current PCI bus segment that
the device resides on operates in 66MHz mode. If this pin is
de-asserted, the current PCI bus segment operates in
33MHz mode.
Parity Error. This pin is used to report data parity errors
during all PCI transactions except a Special Cycle. PERRB
is driven active (low) two clocks after a data parity error is
detected by the device receiving data, and the minimum
duration of PERRB is one clock for each data phase with
parity error detected.
System Error. If an address parity error is detected and
Configuration Space Status register bit 15 (detected parity
error) is enabled, the device asserts the SERRB pin low and
bit 14 of the Status register in Configuration Space.
Stop. Indicates that the current target is requesting the
master to stop the current transaction.
Reset. When PCIRSTB is asserted low, the device performs
an internal system hardware reset. PCIRSTB must be held
for a minimum period of 120 ns.
Acknowledge 64-bit Transfer. When actively driven by a
device that has positively decoded its address as the target
of the current access, indicates the target is willing to
transfer data using 64 bits. ACK64B has the same timing as
DEVSELB.
Request 64-bit Transfer. When asserted by the current bus
master, indicates it desires to transfer data using 64 bits.
REQ64B also has the same timing as FRAMEB.
Parity Upper DWORD. An even parity bit that protects
AD[64:32] and C/BE[7:4]. PAR64 must be valid one clock
after each address phase on any transaction in which
REQ64B is asserted.
8
RTL8169S-32/RTL8169S-64
Track ID: JATR-1076-21
Datasheet
Rev. 1.7

Related parts for RTL8169S-32