MAX1161 Maxim, MAX1161 Datasheet - Page 6

no-image

MAX1161

Manufacturer Part Number
MAX1161
Description
10-Bit / 40Msps / TTL-Output ADC
Manufacturer
Maxim
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MAX11611EEE+T
Manufacturer:
MAXIM
Quantity:
5
Part Number:
MAX11613EUA+T
0
Part Number:
MAX11614EEE+T
Manufacturer:
MAXIM
Quantity:
2
Part Number:
MAX11615EEE+T
Manufacturer:
MAXIM
Quantity:
12
Part Number:
MAX11616EEE+
Manufacturer:
MAXIM
Quantity:
1 000
Part Number:
MAX11617EEE+T
Manufacturer:
MAXIM/美信
Quantity:
20 000
Connect a Schottky or hot carrier diode between AGND
and V
V
power-supply-sequencing latchup conditions. For opti-
mum performance, use the recommended circuit
shown in Figure 2.
The MAX1161 requires the use of two voltage refer-
ences: VFT and VFB. VFT is the force for the top of the
voltage-reference ladder (typically +2.5V); VFB (typical-
ly -2.5V) is the force for the bottom of the voltage-
reference ladder. Both voltages are applied across an
800Ω internal reference-ladder resistance. The +2.5V
voltage source for reference VFT must be current limited
to 20mA (max) if a different driving circuit is used in
place of the recommended reference circuit shown in
Figures 2 and 3. In addition, there are three reference-
ladder taps (VST, VRM, and VSB). VST is the sense for
the top of the reference ladder (+2V), VRM is the mid-
point of the ladder (typically 0V), and VSB is the sense
for the bottom of the reference ladder (-2V). The volt-
ages at VST and VSB are the device’s true full-scale
input voltages when VFT and VFB are driven to the rec-
ommended voltages (+2.5V and -2.5V, respectively).
These points should be used to monitor the device’s
actual full-scale input range. When not being used, a
decoupling capacitor of 0.01µF (chip carrier preferred)
connected to AGND from each tap is recommended to
minimize high-frequency noise injection.
10-Bit, 40Msps, TTL-Output ADC
Figure 1a. Timing Diagram
6
Table 1. Timing Parameters
CC
OUTPUT
DATA
_______________________________________________________________________________________
CLK
and DV
EE
PARAMETER
. The use of separate power supplies between
N - 2
N
t
t
pwH
pwL
t
CC
d
t
pwH
is not recommended due to potential
t
N - 1
pwL
N + 1
t
d
CLK to Data Valid Propagation Delay
CLK High Pulse Width
CLK Low Pulse Width
Voltage Reference
DATA VALID
DESCRIPTION
N
N + 2
DATA VALID
N + 1
Figure 2 shows an example of a recommended refer-
ence-driver circuit. IC1 (MAX6225) is a +2.5V reference
with 0.2% accuracy. Potentiometer R1 is 10kΩ and sup-
ports a minimum adjustable range of 0.6%. Use an
OP07 or equivalent device for IC2. R2 and R3 must be
matched to within 0.1% with good TC tracking to main-
tain 0.3LSB matching between VFT and VFB. If 0.1%
matching is not met, then R4 can be used to adjust the
VFB voltage to the desired level. Adjust VFT and VFB
such that VST and VSB are exactly +2V and -2V,
respectively.
The analog input range scales proportionally with respect
to the reference voltage if a different input range is
required. The maximum scaling factor for device opera-
tion is ±20% of the recommended reference voltages of
VFT and VFB. However, because the device is laser
trimmed to optimize performance with ±2.5V references,
its accuracy degrades if operated beyond a ±2% range.
The following errors are defined:
where the +FS (full-scale) input voltage is defined as the
output transition between 11 1111 1110 and 11 1111 1111,
and the -FS input voltage is defined as the output transi-
tion between 00 0000 0000 and 00 0000 0001 (Table 2).
Figure 1b. Single-Event Clock
OUTPUT
+FS error = top of ladder offset voltage
-FS error = bottom of ladder offset voltage
DATA
MIN
CLK
10
10
= ∆ (+FS - VST + 1LSB)
= ∆ (-FS - VSB - 1LSB)
TYP
14
MAX
300
18
t
d
DATA VALID
UNITS
ns
ns
ns

Related parts for MAX1161