ADSP-2184 Analog Devices, ADSP-2184 Datasheet - Page 5

no-image

ADSP-2184

Manufacturer Part Number
ADSP-2184
Description
DSP Microcomputer
Manufacturer
Analog Devices
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADSP-21841KST-133
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
ADSP-2184BST-160
Manufacturer:
VICOR
Quantity:
101
Part Number:
ADSP-2184BST2-160
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
ADSP-2184BSTZ-160
Manufacturer:
AD
Quantity:
1 043
Part Number:
ADSP-2184BSTZ-160
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
ADSP-2184BSTZ-160
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
ADSP-2184LBST-160
Manufacturer:
ADI
Quantity:
223
Part Number:
ADSP-2184LBST-160
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
ADSP-2184LBSTZ-160
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
ADSP-2184N
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
ADSP-2184NBST-320
Manufacturer:
SAMSUNG
Quantity:
958
Part Number:
ADSP-2184NBSTZ-320
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
ADSP-2184NKCA-320
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
ADSP-2184NKSTZ-320
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Company:
Part Number:
ADSP-2184NKSTZ-320
Quantity:
900
To minimize power consumption during power-down, configure
the programmable flag as an output when connected to a three-
stated buffer. This ensures that the pin will be held at a constant
level and not oscillate should the three-state driver’s level hover
around the logic switching point.
Interrupts
The interrupt controller allows the processor to respond to the
eleven possible interrupts and reset with minimum overhead.
The ADSP-2184 provides four dedicated external interrupt
input pins, IRQ2, IRQL0, IRQL1 and IRQE (shared with the
PF7:4 pins). In addition, SPORT1 may be reconfigured for
IRQ0, IRQ1, FLAG_IN and FLAG_OUT, for a total of six
external interrupts. The ADSP-2184 also supports internal
interrupts from the timer, the byte DMA port, the two serial
ports, software and the power-down control circuit. The inter-
rupt levels are internally prioritized and individually maskable
(except power-down and RESET). The IRQ2, IRQ0 and IRQ1
input pins can be programmed to be either level- or edge-sensitive.
IRQL0 and IRQL1 are level-sensitive and IRQE is edge-sensitive.
The priorities and vector addresses of all interrupts are shown in
Table I.
Source Of Interrupt
Reset (or Power-Up with
Power-Down (Nonmaskable) 002C
IRQ2
IRQL1
IRQL0
SPORT0 Transmit
SPORT0 Receive
IRQE
BDMA Interrupt
SPORT1 Transmit or IRQ1 0020
SPORT1 Receive or IRQ0
Timer
Interrupt routines can either be nested, with higher priority
interrupts taking precedence, or processed sequentially. Inter-
rupts can be masked or unmasked with the IMASK register.
Individual interrupt requests are logically ANDed with the bits
in IMASK; the highest priority unmasked interrupt is then
selected. The power-down interrupt is nonmaskable.
The ADSP-2184 masks all interrupts for one instruction cycle
following the execution of an instruction that modifies the
IMASK register. This does not affect serial port autobuffering
or DMA transfers.
The interrupt control register, ICNTL, controls interrupt nest-
ing and defines the IRQ0, IRQ1 and IRQ2 external interrupts to
be either edge- or level-sensitive. The IRQE pin is an external
edge-sensitive interrupt and can be forced and cleared. The
IRQL0 and IRQL1 pins are external level-sensitive interrupts.
REV. 0
PUCR = 1)
Table I. Interrupt Priority & Interrupt Vector Addresses
Interrupt Vector Address (Hex)
0000 (Highest Priority)
0004
0008
000C
0010
0014
0018
001C
0024
0028 (Lowest Priority)
–5–
The IFC register is a write-only register used to force and clear
interrupts.
On-chip stacks preserve the processor status and are automati-
cally maintained during interrupt handling. The stacks are twelve
levels deep to allow interrupt, loop and subroutine nesting.
The following instructions allow global enable or disable servic-
ing of the interrupts (including power-down), regardless of the
state of IMASK. Disabling the interrupts does not affect serial
port autobuffering or DMA.
ENA INTS;
DIS INTS;
When the processor is reset, interrupt servicing is enabled.
LOW POWER OPERATION
The ADSP-2184 has three low power modes that significantly
reduce the power dissipation when the device operates under
standby conditions. These modes are:
• Power-Down
• Idle
• Slow Idle
The CLKOUT pin may also be disabled to reduce external
power dissipation.
Power-Down
The ADSP-2184 processor has a low power feature that lets the
processor enter a very low power dormant state through hard-
ware or software control. Following is a brief list of power-down
features. Refer to the ADSP-2100 Family User’s Manual, Third
Edition, “System Interface” chapter, for detailed information
about the power-down feature.
• Quick recovery from power-down. The processor begins
• Support for an externally generated TTL or CMOS proces-
• Support for crystal operation includes disabling the oscillator
• Power-down is initiated by either the power-down pin (PWD)
• Interrupt support allows an unlimited number of instructions
• Context clear/save control allows the processor to continue
• The RESET pin also can be used to terminate power-down.
• Power-down acknowledge pin indicates when the processor
executing instructions in as few as 200 CLKIN cycles.
sor clock. The external clock can continue running during
power-down without affecting the lowest power rating and
200 CLKIN cycle recovery.
to save power (the processor automatically waits approxi-
mately 4096 CLKIN cycles for the crystal oscillator to start
or stabilize), and letting the oscillator run to allow 200 CLKIN
cycle start-up.
or the software power-down force bit.
to be executed before optionally powering down. The power-
down interrupt also can be used as a nonmaskable, edge-
sensitive interrupt.
where it left off or start with a clean context when leaving the
power-down state.
has entered power-down.
ADSP-2184

Related parts for ADSP-2184