ISL12029 Intersil Corporation, ISL12029 Datasheet - Page 12

no-image

ISL12029

Manufacturer Part Number
ISL12029
Description
Real Time Clock/Calendar
Manufacturer
Intersil Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISL12029AIB27Z
Manufacturer:
Intersil
Quantity:
2 478
Part Number:
ISL12029AIV27Z
Manufacturer:
Intersil
Quantity:
975
Part Number:
ISL12029IB30AZ
Manufacturer:
Intersil
Quantity:
950
Part Number:
ISL12029IBZ
Manufacturer:
Intersil
Quantity:
950
Part Number:
ISL12029IV27Z
Manufacturer:
Intersil
Quantity:
768
www.DataSheet4U.com
Alarm Registers (Non-Volatile)
Addresses 0Ch to 0Fh
The alarm register bytes are set up identical to the RTC
register bytes, except that the MSB of each byte functions as
an enable bit (enable = “1”). These enable bits specify which
alarm registers (seconds, minutes, etc.) are used to make
the comparison. Note that there is no alarm byte for year.
The alarm function works as a comparison between the
alarm registers and the RTC registers. As the RTC
advances, the alarm will be triggered once a match occurs
between the alarm registers and the RTC registers. Any one
alarm register, multiple registers, or all registers can be
ADDR.
000D
000C
003F
000F
000E
000B
000A
0037
0036
0035
0034
0033
0032
0031
0030
0014
0013
0012
0011
0010
0009
0008
0007
0006
0005
0004
0003
0002
0001
0000
TABLE 2. CLOCK/CONTROL MEMORY MAP (Shaded cells indicate that NO other value is to be written to that bit. X indicates the bits are set
(EEPROM)
(EEPROM)
(EEPROM)
(SRAM)
Control
Alarm1
Alarm0
TYPE
Status
RTC
NAME
DWA1
DWA0
MOA1
MNA1
MOA0
MNA0
YRA1
HRA1
SCA1
YRA0
HRA0
SCA0
Y2K1
DTA1
Y2K0
DTA0
PWR
REG
DTR
ATR
Y2K
DW
MO
INT
MN
SR
YR
DT
HR
SC
BL
12
EDW1
EDW0
EMO1
EMN1
EMO0
EMN0
EHR1
ESC1
EHR0
ESC0
EDT1
EDT0
SBIB
BAT
BP2
Y23
MIL
IM
0
0
0
0
0
0
0
0
0
0
7
Unused - Default = RTC Year value (No EEPROM) - Future expansion
Unused - Default = RTC Year value (No EEPROM) - Future expansion
A1M22
A0M22
A1S22
A0S22
AL1E
BSW
M22
AL1
Y22
S22
BP1
6
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
according to the product variation, see device ordering information)
A1Y2K21
A0Y2K21
A1M21
A0M21
A1D21
A1H21
A0D21
A0H21
Y2K21
A1S21
A0S21
ATR5
AL0E
M21
AL0
Y21
D21
H21
S21
BP0
5
0
0
0
0
0
0
0
0
ISL12029
A1Y2K20
A0Y2K20
A1M20
A0M20
Y2K20
A1G20
A1D20
A1H20
A1S20
A0G20
A0D20
A0H20
A0S20
OSCF
ATR4
WD1
M20
FO1
Y20
G20
D20
H20
S20
4
0
0
0
0
0
enabled for a match. See the Device Operation and
Application section for more information.
Control Registers (Non-Volatile)
The Control Bits and Registers described under this section
are nonvolatile.
BL Register
BP2, BP1, BP0 - Block Protect Bits
The Block Protect Bits, BP2, BP1 and BP0, determine which
blocks of the array are write protected. A write to a protected
block of memory is ignored. The block protect bits will
BIT
A1Y2K13
A0Y2K13
A1G13
A1D13
A1H13
A1M13
A0G13
A0D13
A0H13
A0M13
Y2K13
A1S13
A0S13
ATR3
WD0
G13
D13
H13
M13
FO0
Y13
S13
3
0
0
0
0
0
0
A1G12
A1D12
A1H12
A1M12
A0G12
A0D12
A0H12
A0M12
A1S12
A0S12
RWEL
DTR2
VTS2
ATR2
DY2
G12
D12
H12
M12
DY2
DY2
Y12
S12
2
0
0
0
0
0
A1M11
A0M11
A1G11
A1D11
A1H11
A0G11
A0D11
A0H11
A1S11
A0S11
VTS1
DTR1
ATR1
WEL
DY1
M11
DY1
DY1
Y11
G11
D11
H11
S11
1
0
0
0
0
0
A1Y2K10
A0Y2K10
A1M10
A0M10
A1G10
A1D10
A1H10
A1S10
A0G10
A0D10
A0H10
A0S10
Y2K10
RTCF
DTR0
VTS0
ATR0
DY0
M10
DY0
DY0
Y10
G10
D10
H10
S10
0
0
0
RANGE
19/20
19/20
19/20
0-99
1-12
1-31
0-23
0-59
0-59
1-12
1-31
0-23
0-59
0-59
1-12
1-31
0-23
0-59
0-59
0-6
0-6
0-6
April 17, 2006
FN6206.4
01h
20h
00h
00h
01h
00h
00h
00h
00h
4Xh
00h
00h
00h
18h
20h
00h
00h
00h
00h
00h
00h
20h
00h
00h
00h
00h
00h
00h

Related parts for ISL12029