pca9541a NXP Semiconductors, pca9541a Datasheet - Page 20

no-image

pca9541a

Manufacturer Part Number
pca9541a
Description
2-to-1 I2c-bus Master Selector With Interrupt Logic And Reset
Manufacturer
NXP Semiconductors
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
pca9541aBS/03
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Company:
Part Number:
pca9541aBS/03
Quantity:
165
Part Number:
pca9541aD/01
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Company:
Part Number:
pca9541aD/01
Quantity:
2 500
Part Number:
pca9541aPW
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Company:
Part Number:
pca9541aPW
Quantity:
1 459
Part Number:
pca9541aPW/01
Manufacturer:
TSSOP-16
Quantity:
20 000
Part Number:
pca9541aPW/01
0
Part Number:
pca9541aPW/01Ј¬112
Manufacturer:
NXP
Quantity:
2 200
Part Number:
pca9541aPW/03112
Manufacturer:
NXP Semiconductors
Quantity:
1 860
NXP Semiconductors
PCA9541A_3
Product data sheet
Fig 11. System configuration
SDA
SCL
TRANSMITTER/
RECEIVER
MASTER
9.3 System configuration
9.4 Acknowledge
A device generating a message is a ‘transmitter’, a device receiving is the ‘receiver’. The
device that controls the message is the ‘master’ and the devices which are controlled by
the master are the ‘slaves’ (see
The number of data bytes transferred between the START and the STOP conditions from
transmitter to receiver is not limited. Each byte of eight bits is followed by one
acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter,
whereas the master generates an extra acknowledge related clock pulse.
A slave receiver which is addressed must generate an acknowledge after the reception of
each byte. Also a master must generate an acknowledge after the reception of each byte
that has been clocked out of the slave transmitter. The device that acknowledges has to
pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable
LOW during the HIGH period of the acknowledge related clock pulse; set-up and hold
times must be taken into account.
A master receiver must signal an end of data to the transmitter by not generating an
acknowledge on the last byte that has been clocked out of the slave. In this event, the
transmitter must leave the data line HIGH to enable the master to generate a STOP
condition.
Fig 12. Acknowledgement on the I
RECEIVER
SLAVE
SCL from master
by transmitter
data output
by receiver
data output
TRANSMITTER/
Rev. 03 — 16 July 2009
RECEIVER
condition
START
SLAVE
2-to-1 I
S
Figure
2
C-bus master selector with interrupt logic and reset
2
C-bus
TRANSMITTER
1
11).
MASTER
2
TRANSMITTER/
RECEIVER
MASTER
acknowledgement
not acknowledge
SLAVE
clock pulse for
acknowledge
8
PCA9541A
MULTIPLEXER
© NXP B.V. 2009. All rights reserved.
002aaa987
I
2
9
C-BUS
002aaa966
20 of 41

Related parts for pca9541a