pca9511dp NXP Semiconductors, pca9511dp Datasheet - Page 6

no-image

pca9511dp

Manufacturer Part Number
pca9511dp
Description
Hot Swappable I2c And Smbus Bus Buffer
Manufacturer
NXP Semiconductors
Datasheet
Philips Semiconductors
Propagation delays
The delay for a rising edge is determined by the combined pull-up
current from the bus resistors and the rise time accelerator current
source and the effective capacitance on the lines. If the pull-up
currents are the same, any difference in rise time is directly
proportional to the difference in capacitance between the two sides.
The t
input capacitance and would be positive if the output capacitance is
larger than the input capacitance, when the currents are the same.
The t
fall until the input is below 0.7V
non-zero delay, and the output has a limited maximum slew rate,
and even if the input slew rate is slow enough that the output
catches up it will still lag the falling voltage of the input by the offset
voltage. The maximum t
with zero delay and the output is still limited by its turn on delay and
the falling edge slew rate. The output falling edge slew rate is a
function of the internal maximum slew rate which is a function of
temperature. V
load capacitance.
Rise time accelerators
During positive bus transitions a 2 mA current source is switched on
to quickly slew the SDA and SCL lines HIGH once the input level of
0.6 V is exceeded. The rising edge rate should be at least 1.25 V/ s
to guarantee turn on of the accelerators.
READY digital output
This pin provides a digital flag which is LOW when either ENABLE is
LOW or the start-up sequence described earlier in this section has
not been completed. READY goes HIGH when ENABLE is HIGH
and start-up is complete. The pin is driven by an open-drain
pull-down capable of sinking 3 mA while holding 0.4 V on the pin.
Connect a resistor of 10 k to V
ENABLE low current disable
Grounding the ENABLE pin disconnects the backplane side from the
card side, disables the rise-time accelerators, drives READY LOW,
disables the bus precharge circuitry, and puts the part in a low
current state. When the pin voltage is driven all the way to V
part waits for data transactions on both the backplane and card
sides to be complete before reconnecting the two sides.
Resistor pull-up value selection
The system pull-up resistors must be strong enough to provide a
positive slew rate of 1.25 V/ s on the SDA and SCL pins, in order to
activate the boost pull-up currents during rising edges. Choose
maximum resistor value using the formula:
where R is the pull-up resistor value in , V
minimum V
capacitance in picofarads (pF).
In addition, regardless of the bus capacitance, always choose
R
maximum. The start-up circuitry requires logic HIGH voltages on
SDAOUT and SCLOUT to connect the backplane to the card, and
these pull-up values are needed to overcome the precharge voltage.
See the curves in Figures 5 and 6 for guidance in resistor pull-up
selection.
2006 Aug 23
Hot swappable I
16 k for V
PLH
PHL
may be negative if the output capacitance is less than the
can never be negative because the output does not start to
CC
voltage in volts and C is the equivalent bus
CC
CC
and process, as well as the load current and the
= 5.5 V maximum, R
PHL
occurs when the input is driven LOW
CC
2
CC
C-bus and SMBus bus buffer
, and the output turn on has a
to provide the pull-up.
24 k for V
CC(MIN)
is the
CC
= 3.6 V
CC
, the
6
Minimum SDA and SCL capacitance requirements
The device connection circuitry requires a minimum capacitance
loading on the SDA and SCL pins in order to function properly. The
value of this capacitance is a function of V
resistance. Estimate the bus capacitance on both the backplane and
the card data and clock buses, and refer to Figures 5 and 6 to
choose appropriate pull-up resistor values. Note from the figures
that 5 V systems should have at least 47 pF capacitance on their
buses and 3.3 V systems should have at least 22 pF capacitance for
proper operation. Although the device has been designed to be
marginally stable with smaller capacitance loads, for applications
with less capacitance, provisions need to be made to add a
capacitor to ground to ensure these minimum capacitance
conditions if oscillations are noticed during initial signal integrity
verification.
R
(k )
R
(k )
PU
PU
Figure 5. Bus requirements for 3.3 V systems
Figure 6. Bus requirements for 5 V systems
30
25
20
15
21
20
15
21
5
0
5
0
0
0
100
100
RECOMMENDED
C
b
PULL-UP
(pF)
RECOMMENDED
C
PULL-UP
b
(pF)
RISE-TIME > 300 ns
200
200
CC
and the bus pull-up
R
R
PCA9511
Product data sheet
MAX
MAX
300
300
= 16 k
= 24 k
RISE-TIME
> 300 ns
SW02116
SW02115
400
400

Related parts for pca9511dp