ispgdx160a Lattice Semiconductor Corp., ispgdx160a Datasheet - Page 11

no-image

ispgdx160a

Manufacturer Part Number
ispgdx160a
Description
In-system Programmable Generic Digital Crosspoint
Manufacturer
Lattice Semiconductor Corp.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ispgdx160a-5Q208
Manufacturer:
LATTICE
Quantity:
265
Part Number:
ispgdx160a-5Q208
Manufacturer:
LATTICE
Quantity:
20 000
Part Number:
ispgdx160a-7Q208
Manufacturer:
L
Quantity:
6 238
Part Number:
ispgdx160a-7Q208
Manufacturer:
LATTICE
Quantity:
20 000
Part Number:
ispgdx160a7Q208
Manufacturer:
LATTICE
Quantity:
19
The ispLEVER Development System supports ispGDX
design using a VHDL or Verilog language syntax. From
creation to in-system programming, the ispLEVER sys-
tem is an easy-to-use, self-contained design tool.
Features
All necessary programming of the ispGDXV/VA is done
via four TTL level logic interface signals. These four
signals are fed into the on-chip programming circuitry
where a state machine controls the programming.
On-chip programming can be accomplished using an
IEEE 1149.1 boundary scan protocol. The IEEE 1149.1-
compliant interface signals are Test Data In (TDI), Test
Data Out (TDO), Test Clock (TCK) and Test Mode Select
(TMS) control. The EPEN pin is also used to enable or
disable the JTAG port.
The embedded controller port enable pin (EPEN) is used
to enable the JTAG tap controller and in that regard has
similar functionality to a TRST pin. When the pin is driven
high, the JTAG TAP controller is enabled. This is also true
when the pin is left unconnected, in which case the pin is
pulled high by the permanent internal pullup. This allows
ISP programming and BSCAN testing to take place as
specified by the Instruction Table.
When the pin is driven low, the JTAG TAP controller is
driven to a reset state asynchronously. It stays there
ispLEVER Development System
In-System Programmability
• VHDL and Verilog Synthesis Support Available
• ispGDX Design Compiler
• Industry Standard JEDEC File for Programming
• Min/Max Timing Report
• Interfaces To Popular Timing Simulators
• User Electronic Signature (UES) Support
• Detailed Log and Report Files For Easy Design
• On-line Help
• Windows
• Solaris
Debug
Windows NT
- Design Rule Checker
- I/O Connectivity Checker
- Automatic Compiler Function
®
and HP-UX Versions Available
®
XP, Windows 2000, Windows 98 and
®
Compatible
11
Specifications ispGDX Family
while the pin is held low. After pulling the pin high the
JTAG controller becomes active. The intent of this fea-
ture is to allow the JTAG interface to be directly controlled
by the data bus of an embedded controller (hence the
name Embedded Port Enable). The EPEN signal is used
as a “device select” to prevent spurious programming
and/or testing from occurring due to random bit patterns
on the data bus. Figure 9 illustrates the block diagram for
the ispJTAG™ interface.
Figure 5. ISP Device Programming Interface
Figure 6. ispJTAG Device Programming Interface
SDO
TDO
SDI
TDI
MODE
TMS
SCLK
TCK
ispEN
BSCAN/ispEN
BSCAN/ispEN
ispGDX
ispGDX
80A
80A
ispJTAG
Programming
Interface
5-wire
Programming
Interface
BSCAN/ispEN
BSCAN/ispEN
ispGDX
ispGDX
120A
120A
VCC
BSCAN/ispEN
BSCAN/ispEN
ispGDX
ispGDX
160A
160A

Related parts for ispgdx160a