hi-3583cjtf-10 Holt Integrated Circuits, Inc., hi-3583cjtf-10 Datasheet

no-image

hi-3583cjtf-10

Manufacturer Part Number
hi-3583cjtf-10
Description
3.3v Terminal Ic
Manufacturer
Holt Integrated Circuits, Inc.
Datasheet
FEATURES
GENERAL DESCRIPTION
The HI-3582/HI-3583 from Holt Integrated Circuits are
silicon gate CMOS devices for interfacing a 16-bit parallel
data bus directly to the ARINC 429 serial bus. The
HI-3582/HI-3583 design offers many enhancements to the
industry standard HI-8282 architecture. The device
provides two receivers each with label recognition, 32 by
32 FIFO, and analog line receiver. Up to 16 labels may be
programmed for each receiver. The independent transmit-
ter has a 32 X 32 FIFO and a built-in line driver. The status
of all three FIFOs can be monitored using the external
status pins, or by polling the HI-3582/HI-3583 status
register. Other new features include a programmable
option of data or parity in the 32nd bit, and the ability to
unscramble the 32 bit word. Also, versions are available
with different values of input resistance and output
resistance to allow users to more easily add external
lightning protection circuitry.
The 16-bit parallel data bus exchanges the 32-bit ARINC
data word in two steps when either loading the transmitter
or interrogating the receivers. The databus and all control
signals are CMOS and TTL compatible.
The HI-3582/HI-3583 apply the ARINC protocol to the
receivers and transmitter. Timing is based on a 1 Mega-
hertz clock.
Although the line driver shares a common substrate with
the receivers, the design of the physical isolation does not
allow parasitic crosstalk, and thereby achieves the same
isolation as common hybrid layouts.
(DS3582 Rev. G)
(
March 2007
!
!
!
!
!
!
!
!
!
!
!
!
!
!
ARINC specification 429 compatible
3.3V logic supply operation
Dual receiver and transmitter interface
Analog line driver and receivers connect
directly to ARINC bus
Programmable label recognition
On-chip 16 label memory for each receiver
32 x 32 FIFOs each receiver and transmitter
Independent data rate selection for
Transmitter and each receiver
Status register
Data scramble control
32nd transmit bit can be data or parity
Self test mode
Low power
Industrial & full military temperature ranges
HOLT INTEGRATED CIRCUITS
www.holtic.com
HI-3582, HI-3583
PIN CONFIGURATIONS
(See page 14 for additional pin configuration)
APPLICATIONS
BD15 - 9
BD14 - 10
BD12 - 12
BD13 - 11
BD11 - 13
D/R2
(Note: All 3 VDD pins
EN1
EN2
HF1
HF2
SEL - 6
FF1
FF2
!
!
!
Avionics data communication
Serial to parallel conversion
Parallel to serial conversion
- 1
- 2
- 3
- 4
- 5
- 7
- 8
52 - Pin Plastic Quad Flat Pack (PQFP)
BD15 - 12
BD14 - 13
BD13 - 14
BD12 - 15
BD11 - 16
D/R1
D/R2
SEL - 8
N/C - 1
EN1
EN2
HF1
HF2
FF1
FF2
N/C - 11
64 - Pin Plastic 9mm x 9mm
- 2
- 3
- 4
- 5
- 6
- 7
- 9
- 10
Chip-Scale Package
must
HI-3582PQT
HI-3583PQT
HI-3582PQI
HI-3583PQI
HI-3582PCT
HI-3583PCT
HI-3582PCI
HI-3583PCI
be connected to the same 3.3V supply)
&
&
3.3V Terminal IC
See Note below
ARINC 429
48
47
46 - N/C
45 - V+
44 - TXBOUT
43 - TXAOUT
42 - V-
41
40 -
39 -
38 - TX/R
37 -
36 -
35 -
34 - BD01
33 - N/C
(Top View)
-
- ENTX
- N/C
CWSTR
FFT
HFT
PL2
PL1
BD00
39 - N/C
38 -
37 - ENTX
36 - V+
35 - TXBOUT
34 - TXAOUT
33 - V-
32 -
31 -
30 - TX/R
29 -
28 -
27 - BD00
CWSTR
FFT
HFT
PL2
PL1
03/07

Related parts for hi-3583cjtf-10

hi-3583cjtf-10 Summary of contents

Page 1

... Timing is based Mega- hertz clock. Although the line driver shares a common substrate with the receivers, the design of the physical isolation does not allow parasitic crosstalk, and thereby achieves the same isolation as common hybrid layouts. FEATURES ! ARINC specification 429 compatible ! 3 ...

Page 2

... Latch enable for byte 1 entered from data bus to transmitter FIFO. Latch enable for byte 2 entered from data bus to transmitter FIFO. Must follow Transmitter ready flag. Goes low when ARINC word loaded into FIFO. Goes high after transmission and FIFO empty. Transmitter FIFO Half Full Transmitter FIFO Full -9 ...

Page 3

... Unscramble ARINC data HI-3582, HI-3583 STATUS REGISTER The HI-3582/HI-3583 contain a 9-bit status register which can be interrogated to determine the status of the ARINC receivers, data FIFOs and transmitter. The contents of the status register are is pulsed low. The output on BD00 - BD08 when the SEL = 0 ...

Page 4

... Additionally, for data bits, the One or Zero in the upper bits of the sampling shift registers must be followed by a Null in the lower bits within the data bit time. For a Null in the word gap, three consecutive Nulls must be found in both the upper and lower bits of the sampling shift register. In this manner the minimum pulse width is guaranteed ...

Page 5

... CR2-CR11, the received ARINC 32-bit word is then checked for correct decoding and label matching before being loaded into the receive FIFO. ARINC words which do not meet the necessary 9th and 10th ARINC bit or label matching are ignored and are not loaded into the receive FIFO. The following table describes this operation ...

Page 6

... PL2 the 31 bit word (or 32 bit word if CR4=0) in the next available position of the FIFO. If TX/R, the transmitter ready flag is high (FIFO empty), then words, each bits long, may be loaded. If TX/R is low, then only the available positions may be loaded. If all 32 positions are full, the FIFO ignores further attempts to load data ...

Page 7

... The parity generator counts the Ones in the 31-bit word. If control register bit CR12 is set low, the 32nd bit transmitted will make parity odd. If the control bit is high, the parity is even. Setting CR4 to a Zero bypasses the parity generator, and allows 32 bits of data to be transmitted. ...

Page 8

... BIT 31 BIT 32 D D/R DON'T CARE SEL EN DATA BUS t ENDATA DATA BUS PL1 PL2 TX/R, FFT HFT DATA BUS CWSTR HI-3582, HI-3583 DATA RATE - EXAMPLE PATTERN DATA DATA NULL NULL BIT 32 BIT 31 RECEIVER OPERATION t t SELEN t SELEN ENSEL t t ENEN D/REN t DATAEN ...

Page 9

... PL t CWSTR CWSTR EN1 or EN2 t CWHLD t CWSET DATA BUS Set CR1=1 Label #1 t ENDATA HI-3582, HI-3583 STATUS REGISTER READ CYCLE DON'T CARE t SELEN DATA VALID t ENDATA CONTROL REGISTER READ CYCLE DON'T CARE t SELEN DATA VALID t ENDATA LABEL MEMORY LOAD SEQUENCE Label #2 ...

Page 10

... TXBOUT) 10% one level RIN BIT 32 D D/R D/REN EN t SELEN SEL DON'T CARE t ENPL PL1 PL2 TXR ENTX TXAOUT TXBOUT HI-3582, HI-3583 TRANSMITTING DATA ARINC BIT ARINC BIT DATA DATA BIT 2 BIT 1 +5V -5V +5V - +10V 90 10% rx 90% ...

Page 11

... HEAT SINK - CHIP-SCALE PACKAGE ONLY The HI-3582PCSI/T/M and HI-3583PCI/T/M use a 44-pin plastic chip-scale package. This package has a metal heat sink pad on its bottom surface. This heat sink is electrically connected to the die. To enhance thermal dissipation, the HI-3582, HI-3583 Power Dissipation at 25°C Plastic Quad Flat Pack ...

Page 12

... RIN1B, RIN2A to RIN2B GND Input Voltage Input Voltage Input Sink I IH Input Source I IL Input Voltage Input Sink I IH Input Source One or zero V No load and magnitude at pin, DOUT Null V V NOUT ...

Page 13

... Delay - 32nd ARINC Bit to TX/R HIGH Spacing - TX/R HIGH to ENTX LOW LINE DRIVER OUTPUT TIMING Delay - ENTX HIGH to TXAOUT or TXBOUT: High Speed Delay - ENTX HIGH to TXAOUT or TXBOUT: Low Speed Line driver transition differential times: (High Speed, control register CR13 = Logic 0) (Low Speed, control register CR13 = Logic 1) ...

Page 14

... TO +85°C T -55°C TO +125°C PACKAGE DESCRIPTION CJ 52 PIN J-LEAD CERQUAD (52U) not available Pb-free PC 64 PIN PLASTIC CHIP-SCALE LPCC (64PCS PIN PLASTIC QUAD FLAT PACK PQFP (52PQS) OUTPUT SERIES RESISTANCE BUILT-IN REQUIRED EXTERNALLY 3582 37.5 Ohms 3583 ...

Page 15

... HI-3582 / HI-3583 PACKAGE DIMENSIONS 52-PIN J-LEAD CERQUAD 7 8 .019 .002 (.483 .051) 52-PIN PLASTIC QUAD FLAT PACK (PQFP) .520 BSC SQ (13.2) .063 (1.6) See Detail A .084 .013 ± (2.13 ± .32) BSC = “Basic Spacing between Centers” is theoretical true position dimension and has no tolerance. (JEDEC Standard 95) ...

Page 16

... HI-3582 / HI-3583 PACKAGE DIMENSIONS 64-PIN PLASTIC CHIP-SCALE PACKAGE .354 BSC (9.00) .354 Top View BSC (9.00) .039 max (1.00) Heat sink pad on bottom of package. Heat sink can float or can be connected to V+. DO NOT connect heat sink to VDD, GND or V- .281 ± .006 (7.15 ± .15 ) .016 ± .004 (0.40 ± ...

Related keywords