k4s640832h-uc75 Samsung Semiconductor, Inc., k4s640832h-uc75 Datasheet - Page 10

no-image

k4s640832h-uc75

Manufacturer Part Number
k4s640832h-uc75
Description
64mb H-die Sdram Specification Tsop-ii With Pb-free
Manufacturer
Samsung Semiconductor, Inc.
Datasheet
AC OPERATING TEST CONDITIONS
OPERATING AC PARAMETER
(AC operating conditions unless otherwise noted)
Notes : 1. The minimum number of clock cycles is determined by dividing the minimum time required with clock cycle time
SDRAM 64Mb H-die (x4, x8, x16)
Row active to row active delay
RAS to CAS delay
Row precharge time
Row active time
Row cycle time
Last data in to row precharge
Last data in to Active delay
Last data in to new col. address delay
Last data in to burst stop
Col. address to col. address delay
Number of valid output data
AC input levels (Vih/Vil)
Input timing measurement reference level
Input rise and fall time
Output timing measurement reference level
Output load condition
Output
2. Minimum delay is required to complete write.
3. All parts allow every cycle column address change.
4. In case of row precharge interrupt, auto precharge and read burst stop.
5. In 100MHz and below 100MHz operating conditions, tRDL=1CLK and tDAL=1CLK + 20ns is also supported.
(Fig. 1) DC output load circuit
SAMSUNG recommends tRDL=2CLK and tDAL=2CLK + tRP.
and then rounding off to the next higher integer.
870Ω
Parameter
Parameter
3.3V
1200Ω
30pF
CAS latency = 3
CAS latency = 2
V
V
OH
OL
(DC) = 0.4V, I
(DC) = 2.4V, I
(V
t
t
t
t
t
t
t
t
t
RAS
Symbol
RRD
RCD
t
RAS
t
CCD
RDL
DAL
CDL
BDL
RP
RC
DD
(min)
(min)
(max)
(min)
(min)
(min)
(min)
(min)
(min)
(min)
(min)
= 3.3V ± 0.3V, T
OL
OH
= 2mA
= -2mA
60
12
18
18
42
60
A
= 0 to 70°C)
See Fig. 2
tr/tf = 1/1
2 CLK + tRP
2.4/0.4
Value
1.4
1.4
Version
Output
100
70
14
20
20
49
68
2
1
1
1
2
1
(Fig. 2) AC output load circuit
75
15
20
20
45
65
Z0 = 50Ω
Rev. 1.3 August 2004
CMOS SDRAM
Unit
CLK
CLK
CLK
CLK
ns
ns
ns
ns
us
ns
ea
-
Vtt = 1.4V
Unit
50Ω
ns
30pF
V
V
V
Note
2,5
1
1
1
1
1
5
2
2
3
4

Related parts for k4s640832h-uc75