peel16cv8s-25 ETC-unknow, peel16cv8s-25 Datasheet - Page 3

no-image

peel16cv8s-25

Manufacturer Part Number
peel16cv8s-25
Description
Cmos Programmable Electrically Erasable Logic Device
Manufacturer
ETC-unknow
Datasheet
Table 1 : PEEL
Programmable Macrocell
The macrocell provides complete control over the architecture of each
output. The ability to configure each output independently permits users
to tailor the configuration of the PEEL
ments of their designs.
Macrocell Architecture
Each macrocell consists of an OR function, a D-type flip-flop, an output
polarity selector, and a programmable feedback path. Four EEPROM
architecture bits MS0, MS1, OP, and RC control the configuration of
each macrocell. Bits MS0 and MS1 are global, and select between Sim-
ple, Complex, and Registered mode for the whole device. Bits OP and
RC are local for each macrocell; bit OP controls the output polarity and
bit RC selects between registered and combinatorial operation and also
specifies the feedback path. Table 2 shows the architecture bit settings
for each possible configuration.
Equivalent circuits for the possible macrocell configurations are illus-
trated in Figures 3, 4, and 5. When creating a PEEL
the desired macrocell configuration generally is specified explicitly in the
design file. When the design is assembled or compiled, the macrocell
configuration bits are defined in the last lines of the JEDEC program-
ming file.
Table 2 : PEEL
Config.
#
1
2
3
1
2
1
2
3
4
PLD Architecture
Compatibility
16RP6
14RP8
TM
TM
16CV8 Device Mode/Macrocell Configuration Bits
16CV8 Device Compatibility
Registered
Registered
Registered
Registered
Complex
Complex
Simple
Simple
Simple
Mode
TM
MSO
16CV8 to the precise require-
1
1
1
1
1
0
0
0
0
PEEL
Device Mode
Architecture Bits
Registered
Registered
MS1
TM
TM
0
0
0
1
1
1
1
1
1
16CV8
device design,
OP
0
1
X
0
1
0
1
0
1
RC
0
0
1
1
1
0
0
1
1
3
Figure 3 - Macrocell Configurations for Simple mode of the PEEL
16CV8 (see Figure 6 for Logic Array)
Simple Mode
In Simple mode, all eight product terms feed the OR array which can
generate a purely combinatorial function for the output pin. The pro-
grammable output polarity selector allows active-high or active-low logic,
eliminating the need for external inverters. For output functions, the
buffer can be permanently enabled. Feedback into the array is available
on all macrocell I/O pins, except for pins 15 and 16. Figure 6 shows the
logic array of the PEEL
Simple mode also provides the option of configuring an I/O pin as a ded-
icated input. In this case, the output buffer is permanently disabled, and
the I/O pin feedback is used to bring the input signal from the pin into the
logic array. This option is available for all I/O pins except pins 15 and 16.
Figure 3 shows the possible Simple mode macrocell configurations.
1
3
Combinatorial
Combinatorial
Combinatorial
Combinatorial
Combinatorial
Combinatorial
Simple Mode
Active Low Output
Registered
Registered
Simple Mode
I/O Pin Input
Function
None
VCC
TM
16CV8 configured in Simple mode.
Active High
Active High
Active High
Active High
Active Low
Active Low
Active Low
Active Low
Polarity
None
2
Simple Mode
Active High Output
PEEL
VCC
TM
Registered
Registered
Feedback
I/O Pin
I/O Pin
I/O Pin
I/O Pin
I/O Pin
I/O Pin
I/O Pin
16CV8
04-02-004I
TM

Related parts for peel16cv8s-25