ST72324 STMICROELECTRONICS [STMicroelectronics], ST72324 Datasheet - Page 25

no-image

ST72324

Manufacturer Part Number
ST72324
Description
5V RANGE 8-BIT MCU WITH 8 TO 32K FLASH, 10-BIT ADC, 4 TIMERS, SPI, SCI INTERFACE
Manufacturer
STMICROELECTRONICS [STMicroelectronics]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ST72324BAES
Manufacturer:
ST
0
Part Number:
ST72324BK6
Manufacturer:
ST
0
Part Number:
ST72324BK6/MFNTR
Manufacturer:
ST
0
Part Number:
ST72324BK6TA
Manufacturer:
FREESCALE
Quantity:
201
Part Number:
ST72324BK6TA
Manufacturer:
ST
0
Part Number:
ST72324BLK4
Manufacturer:
ST
0
Company:
Part Number:
ST72324BTA
Quantity:
4 600
Part Number:
ST72324BTC
Manufacturer:
ST
Quantity:
1 831
6.3 RESET SEQUENCE MANAGER (RSM)
6.3.1 Introduction
The reset sequence manager includes three RE-
SET sources as shown in
These sources act on the RESET pin and it is al-
ways kept low during the delay phase.
The RESET service routine vector is fixed at ad-
dresses FFFEh-FFFFh in the ST7 memory map.
The basic RESET sequence consists of 3 phases
as shown in
The 256 or 4096 CPU clock cycle delay allows the
oscillator to stabilise and ensures that recovery
has taken place from the Reset state. The shorter
or longer clock cycle delay should be selected by
option byte to correspond to the stabilization time
of the external oscillator used in the application.
Figure 13. Reset Block Diagram
External RESET source pulse
Internal LVD RESET (Low Voltage Detection)
Internal WATCHDOG RESET
Active Phase depending on the RESET source
256 or 4096 CPU clock cycle delay (selected by
option byte)
RESET vector fetch
RESET
Figure
12:
V
Figure
DD
R
ON
13:
Filter
The RESET vector fetch phase duration is 2 clock
cycles.
Figure 12. RESET Sequence Phases
6.3.2 Asynchronous External RESET pin
The RESET pin is both an input and an open-drain
output with integrated R
This pull-up has no fixed value but varies in ac-
cordance with the input voltage. It can be pulled
low by external circuitry to reset the device. See
Electrical Characteristic section for more details.
A RESET signal originating from an external
source must have a duration of at least t
order to be recognized (see
tection is asynchronous and therefore the MCU
can enter reset state even in HALT mode.
GENERATOR
PULSE
Active Phase
256 or 4096 CLOCK CYCLES
INTERNAL RESET
RESET
ON
weak pull-up resistor.
WATCHDOG RESET
LVD RESET
Figure
INTERNAL
RESET
14). This de-
VECTOR
h(RSTL)in
ST72324
FETCH
25/163
in
1

Related parts for ST72324