ASM3I2508AF-08SR PULSECORE [PulseCore Semiconductor], ASM3I2508AF-08SR Datasheet - Page 6

no-image

ASM3I2508AF-08SR

Manufacturer Part Number
ASM3I2508AF-08SR
Description
Peak EMI Reducing Solution
Manufacturer
PULSECORE [PulseCore Semiconductor]
Datasheet
February 2007
rev 1.4
An example of a Byte Write via I2C to partially ‘power
down’ the device:
ASM3P2508A can be partially ‘powered down’ using bit 1
of Byte 0. The organization of the register bits for Byte ‘0’ is
given with default values below:
The function of partial power down of the device is of
interest to us - that is bit 1 of Byte 0. In the default mode
this bit is logic ‘1’. As such, the Byte 0 default value is
Figure showing a complete data transfer:
.
Resv Resv Resv Resv Resv Resv
Power up default
48_MHz Mode
Power down PLL with 72MHz
Power down PLL with 48MHz
7
0
6
1
5
0
4
1
Bit
3
0
Notice: The information in this document is subject to change without notice.
2
1
Byte 0
6D(H)
6D(H)
6F(H)
6F(H)
Enable
PLL2
1
1
Peak EMI Reducing Solution
Enable
PLL1
0
1
Byte 1
BF(H)
BF(H)
3F(H)
3F(H)
57 (H). To put ASM3P2508A in ‘power down’ mode, the
bit 1 of Byte 0 is to be changed to logic ‘0’. Hence writing a
55 (H) via I2C into Byte 0 would put the device in partial
‘power down’ mode where the PLL block generating
72 MHz / 48 MHz would be powered down while I2C block,
crystal oscillator, and the PLL block generating 120 MHz
would still be active. The organization of the register bits is
as below:
Resv
7
0
Resv
6
1
FOUT1CLK (MHz)
Resv
5
0
120
120
120
120
Resv
4
1
Bit
Resv
ASM3P2508A
3
0
FOUT2CLK(MHz)
Resv
2
1
6 of 9
72
48
-
-
Enable
PLL2
1
0
Enable
PLL1
0
1

Related parts for ASM3I2508AF-08SR