PCM67 Burr-Brown Corporation, PCM67 Datasheet - Page 7

no-image

PCM67

Manufacturer Part Number
PCM67
Description
Advanced 1-Bit BiCMOS Dual 18-Bit DIGITAL-TO-ANALOG CONVERTER
Manufacturer
Burr-Brown Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PCM67P
Manufacturer:
BB
Quantity:
1 000
Part Number:
PCM67P
Manufacturer:
XILINX
0
Part Number:
PCM67P
Manufacturer:
BB
Quantity:
20 000
Part Number:
PCM67U
Manufacturer:
BB
Quantity:
2 370
Part Number:
PCM67U
Manufacturer:
BB
Quantity:
1 000
Part Number:
PCM67U
Manufacturer:
BB
Quantity:
20 000
Part Number:
PCM67U/T-2
Manufacturer:
BurrBrown
Quantity:
4 208
Part Number:
PCM67W/T2
Manufacturer:
ELPIDA
Quantity:
145
Part Number:
PCM67W/T2
Manufacturer:
BB
Quantity:
1 000
Part Number:
PCM67W/T2
Manufacturer:
BB
Quantity:
20 000
This expression indicates that, in general, there is a correlation
between the THD and the square root of the sum of the squares
of the linearity errors at each digital word of interest. How-
ever, this expression does not mean that the worst-case linear-
ity error of the D/A is directly correlated to THD.
For PCM67 and PCM69A the test period is set at an 8X
oversampling rate (352.8kHz = 44.1kHz
typical sample rate for CD player applications.
The test signal frequency is 991Hz and the amplitude of the
signal level is F/S (0dB), and –60dB down from F/S.
All THD tests are performed without a deglitcher circuit and
without a 20kHz low pass filter.
SYSTEM CLOCK REQUIREMENTS
The PCM67 and PCM69A need a system clock for the one-bit
noise shaping DAC operation.
The PCM67 is capable of only a 384Fs corollary system clock
frequency such as 192Fs, 96Fs (24 times word rate or integer
multiple of 24).
The PCM69A is capable of any system clock up from 48Fs to
384Fs such as 384Fs, 256Fs, 100Fs with condition for timing
as described in “Timing of PCM69A” in Figure 5.
The user can choose either model for their application.
Table II shows the different SYSCLK options.
TABLE II. System Clock Requirements.
LOGIC TIMING
The serial data bit transfers are triggered on positive bit clock
(BCK) edges. The serial-to-parallel data transfer to the DAC
occurs on the falling edge of Word Clock (WDCK). The
change in the output of the DAC coincides with the falling
edge of WDCK.
Refer to Figure 3 for graphical relationships of these signals.
The setup and hold timing relationships for these signals are
shown in Figure 4.
FIGURE 3. Timing Diagram.
SYS Clock
R-ch Data
WD Clock
L-ch Data
Bit Clock
PCM69A
MODEL
PCM67
MSB
MSB
bit2
bit2
Examples: 384Fs, 300Fs, 256Fs, 200Fs, 90Fs
BASIC SYSCLK
bit17
bit17
Any Clock (with timing condition)
384Fs
LSB
LSB
MSB
MSB
bit2
bit2
1 WDCK
OTHER CAPABLE
8), which is the
192Fs, 96Fs
bit17
bit17
SYSCLK
LSB
LSB
7
The PCM67/69A accepts TTL compatible logic input levels.
The data format of the PCM67/69A is BTC with the most
significant bit (MSB) being first in the serial input bit stream.
FIGURE 4. Timing Specification.
TIMING OF PCM69A
PCM69A timing is similar to PCM67 except that PCM69A is
capable of operating from any system clock up to 384Fs. For
synchronized operation, PCM69A system clock and WDCK
timing must be as shown in Figure 5.
FIGURE 5. Timing of PCM69A for SYSCLK and WDCK.
t
t
n1
n2
t
t
: WDCK Fall Delay From Rise of SYSCLK : min 10ns
: SYSCLK Rise Delay From Fall of WDCK : min 20ns
SYS Clock
DHO
t
DSU
t
t
t
WD Clock
t
t
t
DW
t
CW
WC
WH
t
SH
CH
WL
CL
Bit Clock
SL
:
:
:
:
:
:
:
:
:
:
:
Data
SYS Clock High Pulse Width : 15ns, min
SYS Clock Low Pulse Width : 15ns, min
Data Valid Time : 20ns, min
Data Setup Time : 10ns, min
Data Hold Time : 5ns, min
Bit Clock High Pulse Width : 15ns, min
Bit Clock Low Pulse Width : 15ns, min
WD Clock Fall Time From Bit Clock Rise : 10ns, min
Bit Clock Rise Time From WD Clock Fall : 15ns, min
WD Clock High Pulse Width : 1 SYS Clock Cycle, min
WD Clock Low Pulse Width : 1 SYS Clock Cycle, min
SYSCLK
SYSCLK
WDCK
t
CH
PCM67/69A
t
t
DSU
CL
t
LSB
SL
t
DH
t
n1
t
t
t
WH
SH
DHO
t
t
CW
n2
t
t
WC
WL
®

Related parts for PCM67