CAT93C66 CATALYST [Catalyst Semiconductor], CAT93C66 Datasheet - Page 8

no-image

CAT93C66

Manufacturer Part Number
CAT93C66
Description
4-Kb Microwire Serial CMOS EEPROM
Manufacturer
CATALYST [Catalyst Semiconductor]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CAT93C66J-26490
Manufacturer:
LT
Quantity:
103
Part Number:
CAT93C66J-TE13
Manufacturer:
CATALYST
Quantity:
20 000
Part Number:
CAT93C66KI
Manufacturer:
CATALYST
Quantity:
20 000
Part Number:
CAT93C66LI-G
Manufacturer:
NEC/TOKIN
Quantity:
12 000
Part Number:
CAT93C66LI-G
Manufacturer:
ON Semiconductor
Quantity:
1 853
Part Number:
CAT93C66LIG
Manufacturer:
ON
Quantity:
7 126
Part Number:
CAT93C66P
Manufacturer:
CSI
Quantity:
3 033
Part Number:
CAT93C66S
Manufacturer:
CATALYST
Quantity:
1 490
Part Number:
CAT93C66S
Manufacturer:
CSI
Quantity:
20 000
Part Number:
CAT93C66S-26490T13
Manufacturer:
CATALYST
Quantity:
20 000
Part Number:
CAT93C66S-26627T
Manufacturer:
CSI
Quantity:
20 000
Part Number:
CAT93C66SA-26547T
Manufacturer:
CATALYST
Quantity:
2 000
CAT93C66
Erase All
Upon receiving an ERAL command (Figure 6), the CS
(Chip Select) pin must be deselected for a minimum of
t
clear cycle of all memory locations in the device. The
clocking of the SK pin is not necessary after the
device has entered the self clocking mode. The
ready/busy status of the CAT93C66 can be deter-
mined by selecting the device and polling the DO pin.
Once cleared, the contents of all memory bits return to
a logical “1” state.
Figure 6. ERAL Instruction Timing
Figure 7. WRAL Instruction Timing
Doc. No. 1089 Rev. P
CSMIN
DO
SK
CS
DI
DO
. The falling edge of CS will start the self clocking
CS
SK
DI
1
1
0
0
HIGH-Z
0
0
0
1
1
0
8
Write All
Upon receiving a WRAL command and data, the CS
(Chip Select) pin must be deselected for a minimum of
t
self clocking data write to all memory locations in the
device. The clocking of the SK pin is not necessary
after the device has entered the self clocking mode.
The ready/busy status of the CAT93C66 can be
determined by selecting the device and polling the DO
pin. It is not necessary for all memory locations to be
cleared before the WRAL command is executed.
CSMIN
D N
(Figure 7). The falling edge of CS will start the
t SV
D 0
t EW
STATUS VERIFY
t CS
BUSY
t SV
t EW
READY
Characteristics subject to change without notice
STATUS VERIFY
t CSMIN
BUSY
© 2007 Catalyst Semiconductor, Inc.
READY
t HZ
STANDBY
HIGH-Z
STANDBY
HIGH-Z
t HZ

Related parts for CAT93C66